Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 1 | /* |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 2 | * Xilinx SPI controller driver (master mode only) |
| 3 | * |
| 4 | * Author: MontaVista Software, Inc. |
| 5 | * source@mvista.com |
| 6 | * |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 7 | * Copyright (c) 2010 Secret Lab Technologies, Ltd. |
| 8 | * Copyright (c) 2009 Intel Corporation |
| 9 | * 2002-2007 (c) MontaVista Software, Inc. |
| 10 | |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License version 2 as |
| 13 | * published by the Free Software Foundation. |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <linux/module.h> |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 18 | #include <linux/of.h> |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 20 | #include <linux/spi/spi.h> |
| 21 | #include <linux/spi/spi_bitbang.h> |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 22 | #include <linux/spi/xilinx_spi.h> |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 23 | #include <linux/io.h> |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 24 | |
Ricardo Ribalda | eb25f16 | 2015-01-28 20:53:39 +0100 | [diff] [blame^] | 25 | #define XILINX_SPI_MAX_CS 32 |
| 26 | |
David Brownell | fc3ba95 | 2007-08-30 23:56:24 -0700 | [diff] [blame] | 27 | #define XILINX_SPI_NAME "xilinx_spi" |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 28 | |
| 29 | /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e) |
| 30 | * Product Specification", DS464 |
| 31 | */ |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 32 | #define XSPI_CR_OFFSET 0x60 /* Control Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 33 | |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 34 | #define XSPI_CR_LOOP 0x01 |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 35 | #define XSPI_CR_ENABLE 0x02 |
| 36 | #define XSPI_CR_MASTER_MODE 0x04 |
| 37 | #define XSPI_CR_CPOL 0x08 |
| 38 | #define XSPI_CR_CPHA 0x10 |
Ricardo Ribalda Delgado | bca690d | 2015-01-23 17:08:33 +0100 | [diff] [blame] | 39 | #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \ |
Ricardo Ribalda Delgado | 0240f94 | 2015-01-23 17:08:34 +0100 | [diff] [blame] | 40 | XSPI_CR_LSB_FIRST | XSPI_CR_LOOP) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 41 | #define XSPI_CR_TXFIFO_RESET 0x20 |
| 42 | #define XSPI_CR_RXFIFO_RESET 0x40 |
| 43 | #define XSPI_CR_MANUAL_SSELECT 0x80 |
| 44 | #define XSPI_CR_TRANS_INHIBIT 0x100 |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 45 | #define XSPI_CR_LSB_FIRST 0x200 |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 46 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 47 | #define XSPI_SR_OFFSET 0x64 /* Status Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 48 | |
| 49 | #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */ |
| 50 | #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */ |
| 51 | #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */ |
| 52 | #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */ |
| 53 | #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */ |
| 54 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 55 | #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */ |
| 56 | #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 57 | |
| 58 | #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */ |
| 59 | |
| 60 | /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414 |
| 61 | * IPIF registers are 32 bit |
| 62 | */ |
| 63 | #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */ |
| 64 | #define XIPIF_V123B_GINTR_ENABLE 0x80000000 |
| 65 | |
| 66 | #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */ |
| 67 | #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */ |
| 68 | |
| 69 | #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */ |
| 70 | #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while |
| 71 | * disabled */ |
| 72 | #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */ |
| 73 | #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */ |
| 74 | #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */ |
| 75 | #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */ |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 76 | #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */ |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 77 | |
| 78 | #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */ |
| 79 | #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */ |
| 80 | |
| 81 | struct xilinx_spi { |
| 82 | /* bitbang has to be first */ |
| 83 | struct spi_bitbang bitbang; |
| 84 | struct completion done; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 85 | void __iomem *regs; /* virt. address of the control registers */ |
| 86 | |
Dan Carpenter | 9ca1273 | 2013-07-17 18:34:48 +0300 | [diff] [blame] | 87 | int irq; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 88 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 89 | u8 *rx_ptr; /* pointer in the Tx buffer */ |
| 90 | const u8 *tx_ptr; /* pointer in the Rx buffer */ |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 91 | u8 bytes_per_word; |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 92 | int buffer_size; /* buffer size in words */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 93 | u32 cs_inactive; /* Level of the CS pins when inactive*/ |
Jingoo Han | 6ff8672 | 2014-02-26 10:24:47 +0900 | [diff] [blame] | 94 | unsigned int (*read_fn)(void __iomem *); |
| 95 | void (*write_fn)(u32, void __iomem *); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 96 | }; |
| 97 | |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 98 | static void xilinx_spi_tx(struct xilinx_spi *xspi) |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 99 | { |
Ricardo Ribalda Delgado | c309294 | 2015-01-28 13:23:48 +0100 | [diff] [blame] | 100 | if (!xspi->tx_ptr) { |
| 101 | xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET); |
| 102 | return; |
| 103 | } |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 104 | xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET); |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 105 | xspi->tx_ptr += xspi->bytes_per_word; |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 106 | } |
| 107 | |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 108 | static void xilinx_spi_rx(struct xilinx_spi *xspi) |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 109 | { |
| 110 | u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET); |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 111 | |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 112 | if (!xspi->rx_ptr) |
| 113 | return; |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 114 | |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 115 | switch (xspi->bytes_per_word) { |
| 116 | case 1: |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 117 | *(u8 *)(xspi->rx_ptr) = data; |
| 118 | break; |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 119 | case 2: |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 120 | *(u16 *)(xspi->rx_ptr) = data; |
| 121 | break; |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 122 | case 4: |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 123 | *(u32 *)(xspi->rx_ptr) = data; |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 124 | break; |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 125 | } |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 126 | |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 127 | xspi->rx_ptr += xspi->bytes_per_word; |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 128 | } |
| 129 | |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 130 | static void xspi_init_hw(struct xilinx_spi *xspi) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 131 | { |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 132 | void __iomem *regs_base = xspi->regs; |
| 133 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 134 | /* Reset the SPI device */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 135 | xspi->write_fn(XIPIF_V123B_RESET_MASK, |
| 136 | regs_base + XIPIF_V123B_RESETR_OFFSET); |
Ricardo Ribalda Delgado | 899929b | 2015-01-28 13:23:41 +0100 | [diff] [blame] | 137 | /* Enable the transmit empty interrupt, which we use to determine |
| 138 | * progress on the transmission. |
| 139 | */ |
| 140 | xspi->write_fn(XSPI_INTR_TX_EMPTY, |
| 141 | regs_base + XIPIF_V123B_IIER_OFFSET); |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 142 | /* Disable the global IPIF interrupt */ |
| 143 | xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 144 | /* Deselect the slave on the SPI bus */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 145 | xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 146 | /* Disable the transmitter, enable Manual Slave Select Assertion, |
| 147 | * put SPI controller into master mode, and enable it */ |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 148 | xspi->write_fn(XSPI_CR_MANUAL_SSELECT | XSPI_CR_MASTER_MODE | |
| 149 | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET | XSPI_CR_RXFIFO_RESET, |
| 150 | regs_base + XSPI_CR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | static void xilinx_spi_chipselect(struct spi_device *spi, int is_on) |
| 154 | { |
| 155 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 156 | u16 cr; |
| 157 | u32 cs; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 158 | |
| 159 | if (is_on == BITBANG_CS_INACTIVE) { |
| 160 | /* Deselect the slave on the SPI bus */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 161 | xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET); |
| 162 | return; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 163 | } |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 164 | |
| 165 | /* Set the SPI clock phase and polarity */ |
| 166 | cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK; |
| 167 | if (spi->mode & SPI_CPHA) |
| 168 | cr |= XSPI_CR_CPHA; |
| 169 | if (spi->mode & SPI_CPOL) |
| 170 | cr |= XSPI_CR_CPOL; |
| 171 | if (spi->mode & SPI_LSB_FIRST) |
| 172 | cr |= XSPI_CR_LSB_FIRST; |
| 173 | if (spi->mode & SPI_LOOP) |
| 174 | cr |= XSPI_CR_LOOP; |
| 175 | xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET); |
| 176 | |
| 177 | /* We do not check spi->max_speed_hz here as the SPI clock |
| 178 | * frequency is not software programmable (the IP block design |
| 179 | * parameter) |
| 180 | */ |
| 181 | |
| 182 | cs = xspi->cs_inactive; |
| 183 | cs ^= BIT(spi->chip_select); |
| 184 | |
| 185 | /* Activate the chip select */ |
| 186 | xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | /* spi_bitbang requires custom setup_transfer() to be defined if there is a |
Axel Lin | 9bf46f6 | 2014-02-14 21:06:43 +0800 | [diff] [blame] | 190 | * custom txrx_bufs(). |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 191 | */ |
| 192 | static int xilinx_spi_setup_transfer(struct spi_device *spi, |
| 193 | struct spi_transfer *t) |
| 194 | { |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 195 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
| 196 | |
| 197 | if (spi->mode & SPI_CS_HIGH) |
| 198 | xspi->cs_inactive &= ~BIT(spi->chip_select); |
| 199 | else |
| 200 | xspi->cs_inactive |= BIT(spi->chip_select); |
| 201 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 202 | return 0; |
| 203 | } |
| 204 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 205 | static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t) |
| 206 | { |
| 207 | struct xilinx_spi *xspi = spi_master_get_devdata(spi->master); |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 208 | int remaining_words; /* the number of words left to transfer */ |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 209 | bool use_irq = false; |
| 210 | u16 cr = 0; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 211 | |
| 212 | /* We get here with transmitter inhibited */ |
| 213 | |
| 214 | xspi->tx_ptr = t->tx_buf; |
| 215 | xspi->rx_ptr = t->rx_buf; |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 216 | remaining_words = t->len / xspi->bytes_per_word; |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 217 | reinit_completion(&xspi->done); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 218 | |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 219 | if (xspi->irq >= 0 && remaining_words > xspi->buffer_size) { |
| 220 | use_irq = true; |
| 221 | xspi->write_fn(XSPI_INTR_TX_EMPTY, |
| 222 | xspi->regs + XIPIF_V123B_IISR_OFFSET); |
| 223 | /* Enable the global IPIF interrupt */ |
| 224 | xspi->write_fn(XIPIF_V123B_GINTR_ENABLE, |
| 225 | xspi->regs + XIPIF_V123B_DGIER_OFFSET); |
| 226 | /* Inhibit irq to avoid spurious irqs on tx_empty*/ |
| 227 | cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET); |
| 228 | xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT, |
| 229 | xspi->regs + XSPI_CR_OFFSET); |
| 230 | } |
| 231 | |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 232 | while (remaining_words) { |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 233 | int n_words, tx_words, rx_words; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 234 | |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 235 | n_words = min(remaining_words, xspi->buffer_size); |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 236 | |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 237 | tx_words = n_words; |
| 238 | while (tx_words--) |
| 239 | xilinx_spi_tx(xspi); |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 240 | |
| 241 | /* Start the transfer by not inhibiting the transmitter any |
| 242 | * longer |
| 243 | */ |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 244 | |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 245 | if (use_irq) { |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 246 | xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET); |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 247 | wait_for_completion(&xspi->done); |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 248 | } else |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 249 | while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) & |
| 250 | XSPI_SR_TX_EMPTY_MASK)) |
| 251 | ; |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 252 | |
| 253 | /* A transmit has just completed. Process received data and |
| 254 | * check for more data to transmit. Always inhibit the |
| 255 | * transmitter while the Isr refills the transmit register/FIFO, |
| 256 | * or make sure it is stopped if we're done. |
| 257 | */ |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 258 | if (use_irq) |
Ricardo Ribalda Delgado | d9f5881 | 2015-01-28 13:23:45 +0100 | [diff] [blame] | 259 | xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT, |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 260 | xspi->regs + XSPI_CR_OFFSET); |
| 261 | |
| 262 | /* Read out all the data from the Rx FIFO */ |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 263 | rx_words = n_words; |
| 264 | while (rx_words--) |
Ricardo Ribalda Delgado | 24ba5e5 | 2015-01-28 13:23:47 +0100 | [diff] [blame] | 265 | xilinx_spi_rx(xspi); |
Ricardo Ribalda Delgado | b563bfb | 2015-01-28 13:23:52 +0100 | [diff] [blame] | 266 | |
| 267 | remaining_words -= n_words; |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 268 | } |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 269 | |
Ricardo Ribalda Delgado | 2241735 | 2015-01-28 13:23:54 +0100 | [diff] [blame] | 270 | if (use_irq) |
| 271 | xspi->write_fn(0, xspi->regs + XIPIF_V123B_DGIER_OFFSET); |
| 272 | |
Ricardo Ribalda Delgado | d79b2d0 | 2015-01-28 13:23:49 +0100 | [diff] [blame] | 273 | return t->len; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | |
| 277 | /* This driver supports single master mode only. Hence Tx FIFO Empty |
| 278 | * is the only interrupt we care about. |
| 279 | * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode |
| 280 | * Fault are not to happen. |
| 281 | */ |
| 282 | static irqreturn_t xilinx_spi_irq(int irq, void *dev_id) |
| 283 | { |
| 284 | struct xilinx_spi *xspi = dev_id; |
| 285 | u32 ipif_isr; |
| 286 | |
| 287 | /* Get the IPIF interrupts, and clear them immediately */ |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 288 | ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET); |
| 289 | xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 290 | |
| 291 | if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */ |
Peter Crosthwaite | 68c315b | 2013-06-04 16:02:34 +0200 | [diff] [blame] | 292 | complete(&xspi->done); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | return IRQ_HANDLED; |
| 296 | } |
| 297 | |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 298 | static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi) |
| 299 | { |
| 300 | u8 sr; |
| 301 | int n_words = 0; |
| 302 | |
| 303 | /* |
| 304 | * Before the buffer_size detection we reset the core |
| 305 | * to make sure we start with a clean state. |
| 306 | */ |
| 307 | xspi->write_fn(XIPIF_V123B_RESET_MASK, |
| 308 | xspi->regs + XIPIF_V123B_RESETR_OFFSET); |
| 309 | |
| 310 | /* Fill the Tx FIFO with as many words as possible */ |
| 311 | do { |
| 312 | xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET); |
| 313 | sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET); |
| 314 | n_words++; |
| 315 | } while (!(sr & XSPI_SR_TX_FULL_MASK)); |
| 316 | |
| 317 | return n_words; |
| 318 | } |
| 319 | |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 320 | static const struct of_device_id xilinx_spi_of_match[] = { |
| 321 | { .compatible = "xlnx,xps-spi-2.00.a", }, |
| 322 | { .compatible = "xlnx,xps-spi-2.00.b", }, |
| 323 | {} |
| 324 | }; |
| 325 | MODULE_DEVICE_TABLE(of, xilinx_spi_of_match); |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 326 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 327 | static int xilinx_spi_probe(struct platform_device *pdev) |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 328 | { |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 329 | struct xilinx_spi *xspi; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 330 | struct xspi_platform_data *pdata; |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 331 | struct resource *res; |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 332 | int ret, num_cs = 0, bits_per_word = 8; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 333 | struct spi_master *master; |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 334 | u32 tmp; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 335 | u8 i; |
John Linn | ff82c58 | 2009-01-09 16:01:53 -0700 | [diff] [blame] | 336 | |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 337 | pdata = dev_get_platdata(&pdev->dev); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 338 | if (pdata) { |
| 339 | num_cs = pdata->num_chipselect; |
| 340 | bits_per_word = pdata->bits_per_word; |
Michal Simek | be3acdf | 2013-07-08 15:29:17 +0200 | [diff] [blame] | 341 | } else { |
| 342 | of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits", |
| 343 | &num_cs); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 344 | } |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 345 | |
| 346 | if (!num_cs) { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 347 | dev_err(&pdev->dev, |
| 348 | "Missing slave select configuration data\n"); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 349 | return -EINVAL; |
| 350 | } |
| 351 | |
Ricardo Ribalda | eb25f16 | 2015-01-28 20:53:39 +0100 | [diff] [blame^] | 352 | if (num_cs > XILINX_SPI_MAX_CS) { |
| 353 | dev_err(&pdev->dev, "Invalid number of spi slaves\n"); |
| 354 | return -EINVAL; |
| 355 | } |
| 356 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 357 | master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi)); |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 358 | if (!master) |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 359 | return -ENODEV; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 360 | |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 361 | /* the spi->mode bits understood by this driver: */ |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 362 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP | |
| 363 | SPI_CS_HIGH; |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 364 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 365 | xspi = spi_master_get_devdata(master); |
Ricardo Ribalda Delgado | f9c6ef6 | 2015-01-28 13:23:46 +0100 | [diff] [blame] | 366 | xspi->cs_inactive = 0xffffffff; |
Axel Lin | 94c69f7 | 2013-09-10 15:43:41 +0800 | [diff] [blame] | 367 | xspi->bitbang.master = master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 368 | xspi->bitbang.chipselect = xilinx_spi_chipselect; |
| 369 | xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer; |
| 370 | xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 371 | init_completion(&xspi->done); |
| 372 | |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 373 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 374 | xspi->regs = devm_ioremap_resource(&pdev->dev, res); |
Mark Brown | c40537d | 2013-07-01 20:33:01 +0100 | [diff] [blame] | 375 | if (IS_ERR(xspi->regs)) { |
| 376 | ret = PTR_ERR(xspi->regs); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 377 | goto put_master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 378 | } |
| 379 | |
Lars-Peter Clausen | 4b153a2 | 2014-07-10 10:30:20 +0200 | [diff] [blame] | 380 | master->bus_num = pdev->id; |
Grant Likely | 91565c4 | 2010-10-14 08:54:55 -0600 | [diff] [blame] | 381 | master->num_chipselect = num_cs; |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 382 | master->dev.of_node = pdev->dev.of_node; |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 383 | |
| 384 | /* |
| 385 | * Detect endianess on the IP via loop bit in CR. Detection |
| 386 | * must be done before reset is sent because incorrect reset |
| 387 | * value generates error interrupt. |
| 388 | * Setup little endian helper functions first and try to use them |
| 389 | * and check if bit was correctly setup or not. |
| 390 | */ |
Ricardo Ribalda Delgado | 99082ea | 2015-01-28 13:23:51 +0100 | [diff] [blame] | 391 | xspi->read_fn = ioread32; |
| 392 | xspi->write_fn = iowrite32; |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 393 | |
| 394 | xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET); |
| 395 | tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET); |
| 396 | tmp &= XSPI_CR_LOOP; |
| 397 | if (tmp != XSPI_CR_LOOP) { |
Ricardo Ribalda Delgado | 99082ea | 2015-01-28 13:23:51 +0100 | [diff] [blame] | 398 | xspi->read_fn = ioread32be; |
| 399 | xspi->write_fn = iowrite32be; |
Richard Röjfors | 86fc593 | 2009-11-13 12:28:49 +0100 | [diff] [blame] | 400 | } |
Michal Simek | 082339b | 2013-06-04 16:02:36 +0200 | [diff] [blame] | 401 | |
Axel Lin | 9bf46f6 | 2014-02-14 21:06:43 +0800 | [diff] [blame] | 402 | master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word); |
Ricardo Ribalda Delgado | 17aaaa8 | 2015-01-28 13:23:50 +0100 | [diff] [blame] | 403 | xspi->bytes_per_word = bits_per_word / 8; |
Ricardo Ribalda Delgado | 4c9a761 | 2015-01-28 13:23:40 +0100 | [diff] [blame] | 404 | xspi->buffer_size = xilinx_spi_find_buffer_size(xspi); |
| 405 | |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 406 | xspi->irq = platform_get_irq(pdev, 0); |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 407 | if (xspi->irq >= 0) { |
| 408 | /* Register for SPI Interrupt */ |
| 409 | ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0, |
| 410 | dev_name(&pdev->dev), xspi); |
| 411 | if (ret) |
| 412 | goto put_master; |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 413 | } |
| 414 | |
Ricardo Ribalda Delgado | 5fe11cc | 2015-01-28 13:23:44 +0100 | [diff] [blame] | 415 | /* SPI controller initializations */ |
| 416 | xspi_init_hw(xspi); |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 417 | |
Richard Röjfors | d5af91a | 2009-11-13 12:28:39 +0100 | [diff] [blame] | 418 | ret = spi_bitbang_start(&xspi->bitbang); |
| 419 | if (ret) { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 420 | dev_err(&pdev->dev, "spi_bitbang_start FAILED\n"); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 421 | goto put_master; |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 422 | } |
| 423 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 424 | dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n", |
Michal Simek | ad3fdbc | 2013-07-08 15:29:15 +0200 | [diff] [blame] | 425 | (unsigned long long)res->start, xspi->regs, xspi->irq); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 426 | |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 427 | if (pdata) { |
| 428 | for (i = 0; i < pdata->num_devices; i++) |
| 429 | spi_new_device(master, pdata->devices + i); |
| 430 | } |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 431 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 432 | platform_set_drvdata(pdev, master); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 433 | return 0; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 434 | |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 435 | put_master: |
| 436 | spi_master_put(master); |
| 437 | |
| 438 | return ret; |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 439 | } |
| 440 | |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 441 | static int xilinx_spi_remove(struct platform_device *pdev) |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 442 | { |
Mark Brown | 7cb2abd | 2013-07-05 11:24:26 +0100 | [diff] [blame] | 443 | struct spi_master *master = platform_get_drvdata(pdev); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 444 | struct xilinx_spi *xspi = spi_master_get_devdata(master); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 445 | void __iomem *regs_base = xspi->regs; |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 446 | |
| 447 | spi_bitbang_stop(&xspi->bitbang); |
Michal Simek | 7b3b743 | 2013-07-09 18:05:16 +0200 | [diff] [blame] | 448 | |
| 449 | /* Disable all the interrupts just in case */ |
| 450 | xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET); |
| 451 | /* Disable the global IPIF interrupt */ |
| 452 | xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET); |
Mark Brown | d81c0bb | 2013-07-03 12:05:42 +0100 | [diff] [blame] | 453 | |
| 454 | spi_master_put(xspi->bitbang.master); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 455 | |
| 456 | return 0; |
| 457 | } |
| 458 | |
| 459 | /* work with hotplug and coldplug */ |
| 460 | MODULE_ALIAS("platform:" XILINX_SPI_NAME); |
| 461 | |
| 462 | static struct platform_driver xilinx_spi_driver = { |
| 463 | .probe = xilinx_spi_probe, |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 464 | .remove = xilinx_spi_remove, |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 465 | .driver = { |
| 466 | .name = XILINX_SPI_NAME, |
Grant Likely | eae6cb3 | 2010-10-14 09:32:53 -0600 | [diff] [blame] | 467 | .of_match_table = xilinx_spi_of_match, |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 468 | }, |
| 469 | }; |
Grant Likely | 940ab88 | 2011-10-05 11:29:49 -0600 | [diff] [blame] | 470 | module_platform_driver(xilinx_spi_driver); |
Grant Likely | 8fd8821 | 2010-10-14 09:04:29 -0600 | [diff] [blame] | 471 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 472 | MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>"); |
| 473 | MODULE_DESCRIPTION("Xilinx SPI driver"); |
| 474 | MODULE_LICENSE("GPL"); |