blob: 1864a57caaa4f4a05cf94d311fc8eccb3e68a0eb [file] [log] [blame]
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001/*
2 * Cryptographic API.
3 *
4 * Support for OMAP SHA1/MD5 HW acceleration.
5 *
6 * Copyright (c) 2010 Nokia Corporation
7 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
Mark A. Greer0d373d62012-12-21 10:04:08 -07008 * Copyright (c) 2011 Texas Instruments Incorporated
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 *
14 * Some ideas are from old omap-sha1-md5.c driver.
15 */
16
17#define pr_fmt(fmt) "%s: " fmt, __func__
18
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080019#include <linux/err.h>
20#include <linux/device.h>
21#include <linux/module.h>
22#include <linux/init.h>
23#include <linux/errno.h>
24#include <linux/interrupt.h>
25#include <linux/kernel.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080026#include <linux/irq.h>
27#include <linux/io.h>
28#include <linux/platform_device.h>
29#include <linux/scatterlist.h>
30#include <linux/dma-mapping.h>
Mark A. Greerdfd061d2012-12-21 10:04:04 -070031#include <linux/dmaengine.h>
Mark A. Greerb359f032012-12-21 10:04:02 -070032#include <linux/pm_runtime.h>
Mark A. Greer03feec92012-12-21 10:04:06 -070033#include <linux/of.h>
34#include <linux/of_device.h>
35#include <linux/of_address.h>
36#include <linux/of_irq.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080037#include <linux/delay.h>
38#include <linux/crypto.h>
39#include <linux/cryptohash.h>
40#include <crypto/scatterwalk.h>
41#include <crypto/algapi.h>
42#include <crypto/sha.h>
43#include <crypto/hash.h>
Corentin LABBEebd401e2017-05-19 08:53:28 +020044#include <crypto/hmac.h>
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080045#include <crypto/internal/hash.h>
46
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080047#define MD5_DIGEST_SIZE 16
48
Mark A. Greer0d373d62012-12-21 10:04:08 -070049#define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
50#define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
51#define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
52
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053053#define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080054
55#define SHA_REG_CTRL 0x18
56#define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
57#define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
58#define SHA_REG_CTRL_ALGO_CONST (1 << 3)
59#define SHA_REG_CTRL_ALGO (1 << 2)
60#define SHA_REG_CTRL_INPUT_READY (1 << 1)
61#define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
62
Mark A. Greer0d373d62012-12-21 10:04:08 -070063#define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080064
Mark A. Greer0d373d62012-12-21 10:04:08 -070065#define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080066#define SHA_REG_MASK_DMA_EN (1 << 3)
67#define SHA_REG_MASK_IT_EN (1 << 2)
68#define SHA_REG_MASK_SOFTRESET (1 << 1)
69#define SHA_REG_AUTOIDLE (1 << 0)
70
Mark A. Greer0d373d62012-12-21 10:04:08 -070071#define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +080072#define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
73
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053074#define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070075#define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
76#define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
77#define SHA_REG_MODE_CLOSE_HASH (1 << 4)
78#define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
Mark A. Greer0d373d62012-12-21 10:04:08 -070079
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +053080#define SHA_REG_MODE_ALGO_MASK (7 << 0)
81#define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
82#define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
83#define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
84#define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
85#define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
86#define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
87
88#define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
Mark A. Greer0d373d62012-12-21 10:04:08 -070089
90#define SHA_REG_IRQSTATUS 0x118
91#define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
92#define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
93#define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
94#define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
95
96#define SHA_REG_IRQENA 0x11C
97#define SHA_REG_IRQENA_CTX_RDY (1 << 3)
98#define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
99#define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
100#define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
101
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800102#define DEFAULT_TIMEOUT_INTERVAL HZ
103
Tero Kristoe93f7672016-06-22 16:23:34 +0300104#define DEFAULT_AUTOSUSPEND_DELAY 1000
105
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300106/* mostly device flags */
107#define FLAGS_BUSY 0
108#define FLAGS_FINAL 1
109#define FLAGS_DMA_ACTIVE 2
110#define FLAGS_OUTPUT_READY 3
111#define FLAGS_INIT 4
112#define FLAGS_CPU 5
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300113#define FLAGS_DMA_READY 6
Mark A. Greer0d373d62012-12-21 10:04:08 -0700114#define FLAGS_AUTO_XOR 7
115#define FLAGS_BE32_SHA1 8
Tero Kristof19de1b2016-09-19 18:22:15 +0300116#define FLAGS_SGS_COPIED 9
117#define FLAGS_SGS_ALLOCED 10
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300118/* context flags */
119#define FLAGS_FINUP 16
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800120
Mark A. Greer0d373d62012-12-21 10:04:08 -0700121#define FLAGS_MODE_SHIFT 18
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530122#define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
123#define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
124#define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
125#define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
126#define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
127#define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
128#define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
129
130#define FLAGS_HMAC 21
131#define FLAGS_ERROR 22
Mark A. Greer0d373d62012-12-21 10:04:08 -0700132
133#define OP_UPDATE 1
134#define OP_FINAL 2
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800135
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200136#define OMAP_ALIGN_MASK (sizeof(u32)-1)
137#define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
138
Tero Kristo182e2832016-09-19 18:22:19 +0300139#define BUFLEN SHA512_BLOCK_SIZE
Tero Kristo2c5bd1e2016-09-19 18:22:16 +0300140#define OMAP_SHA_DMA_THRESHOLD 256
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200141
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800142struct omap_sham_dev;
143
144struct omap_sham_reqctx {
145 struct omap_sham_dev *dd;
146 unsigned long flags;
147 unsigned long op;
148
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530149 u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800150 size_t digcnt;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800151 size_t bufcnt;
152 size_t buflen;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800153
154 /* walk state */
155 struct scatterlist *sg;
Tero Kristof19de1b2016-09-19 18:22:15 +0300156 struct scatterlist sgl[2];
Tero Kristo8043bb12016-09-19 18:22:17 +0300157 int offset; /* offset in current sg */
Tero Kristof19de1b2016-09-19 18:22:15 +0300158 int sg_len;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800159 unsigned int total; /* total request */
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200160
161 u8 buffer[0] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800162};
163
164struct omap_sham_hmac_ctx {
165 struct crypto_shash *shash;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530166 u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
167 u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800168};
169
170struct omap_sham_ctx {
171 struct omap_sham_dev *dd;
172
173 unsigned long flags;
174
175 /* fallback stuff */
176 struct crypto_shash *fallback;
177
178 struct omap_sham_hmac_ctx base[0];
179};
180
Tero Kristo65e7a542016-06-22 16:23:35 +0300181#define OMAP_SHAM_QUEUE_LENGTH 10
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800182
Mark A. Greerd20fb182012-12-21 10:04:09 -0700183struct omap_sham_algs_info {
184 struct ahash_alg *algs_list;
185 unsigned int size;
186 unsigned int registered;
187};
188
Mark A. Greer0d373d62012-12-21 10:04:08 -0700189struct omap_sham_pdata {
Mark A. Greerd20fb182012-12-21 10:04:09 -0700190 struct omap_sham_algs_info *algs_info;
191 unsigned int algs_info_size;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700192 unsigned long flags;
193 int digest_size;
194
195 void (*copy_hash)(struct ahash_request *req, int out);
196 void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
197 int final, int dma);
198 void (*trigger)(struct omap_sham_dev *dd, size_t length);
199 int (*poll_irq)(struct omap_sham_dev *dd);
200 irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
201
202 u32 odigest_ofs;
203 u32 idigest_ofs;
204 u32 din_ofs;
205 u32 digcnt_ofs;
206 u32 rev_ofs;
207 u32 mask_ofs;
208 u32 sysstatus_ofs;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530209 u32 mode_ofs;
210 u32 length_ofs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700211
212 u32 major_mask;
213 u32 major_shift;
214 u32 minor_mask;
215 u32 minor_shift;
216};
217
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800218struct omap_sham_dev {
219 struct list_head list;
220 unsigned long phys_base;
221 struct device *dev;
222 void __iomem *io_base;
223 int irq;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800224 spinlock_t lock;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200225 int err;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700226 struct dma_chan *dma_lch;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800227 struct tasklet_struct done_task;
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530228 u8 polling_mode;
Tero Kristof19de1b2016-09-19 18:22:15 +0300229 u8 xmit_buf[BUFLEN];
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800230
231 unsigned long flags;
232 struct crypto_queue queue;
233 struct ahash_request *req;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700234
235 const struct omap_sham_pdata *pdata;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800236};
237
238struct omap_sham_drv {
239 struct list_head dev_list;
240 spinlock_t lock;
241 unsigned long flags;
242};
243
244static struct omap_sham_drv sham = {
245 .dev_list = LIST_HEAD_INIT(sham.dev_list),
246 .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
247};
248
249static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
250{
251 return __raw_readl(dd->io_base + offset);
252}
253
254static inline void omap_sham_write(struct omap_sham_dev *dd,
255 u32 offset, u32 value)
256{
257 __raw_writel(value, dd->io_base + offset);
258}
259
260static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
261 u32 value, u32 mask)
262{
263 u32 val;
264
265 val = omap_sham_read(dd, address);
266 val &= ~mask;
267 val |= value;
268 omap_sham_write(dd, address, val);
269}
270
271static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
272{
273 unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
274
275 while (!(omap_sham_read(dd, offset) & bit)) {
276 if (time_is_before_jiffies(timeout))
277 return -ETIMEDOUT;
278 }
279
280 return 0;
281}
282
Mark A. Greer0d373d62012-12-21 10:04:08 -0700283static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800284{
285 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700286 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin0c3cf4c2010-11-19 16:04:22 +0200287 u32 *hash = (u32 *)ctx->digest;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800288 int i;
289
Mark A. Greer0d373d62012-12-21 10:04:08 -0700290 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200291 if (out)
Mark A. Greer0d373d62012-12-21 10:04:08 -0700292 hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200293 else
Mark A. Greer0d373d62012-12-21 10:04:08 -0700294 omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200295 }
296}
297
Mark A. Greer0d373d62012-12-21 10:04:08 -0700298static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
299{
300 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
301 struct omap_sham_dev *dd = ctx->dd;
302 int i;
303
304 if (ctx->flags & BIT(FLAGS_HMAC)) {
305 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
306 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
307 struct omap_sham_hmac_ctx *bctx = tctx->base;
308 u32 *opad = (u32 *)bctx->opad;
309
310 for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
311 if (out)
312 opad[i] = omap_sham_read(dd,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530313 SHA_REG_ODIGEST(dd, i));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700314 else
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530315 omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
Mark A. Greer0d373d62012-12-21 10:04:08 -0700316 opad[i]);
317 }
318 }
319
320 omap_sham_copy_hash_omap2(req, out);
321}
322
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200323static void omap_sham_copy_ready_hash(struct ahash_request *req)
324{
325 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
326 u32 *in = (u32 *)ctx->digest;
327 u32 *hash = (u32 *)req->result;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700328 int i, d, big_endian = 0;
Dmitry Kasatkin3c8d7582010-11-19 16:04:27 +0200329
330 if (!hash)
331 return;
332
Mark A. Greer0d373d62012-12-21 10:04:08 -0700333 switch (ctx->flags & FLAGS_MODE_MASK) {
334 case FLAGS_MODE_MD5:
335 d = MD5_DIGEST_SIZE / sizeof(u32);
336 break;
337 case FLAGS_MODE_SHA1:
338 /* OMAP2 SHA1 is big endian */
339 if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
340 big_endian = 1;
341 d = SHA1_DIGEST_SIZE / sizeof(u32);
342 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700343 case FLAGS_MODE_SHA224:
344 d = SHA224_DIGEST_SIZE / sizeof(u32);
345 break;
346 case FLAGS_MODE_SHA256:
347 d = SHA256_DIGEST_SIZE / sizeof(u32);
348 break;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530349 case FLAGS_MODE_SHA384:
350 d = SHA384_DIGEST_SIZE / sizeof(u32);
351 break;
352 case FLAGS_MODE_SHA512:
353 d = SHA512_DIGEST_SIZE / sizeof(u32);
354 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700355 default:
356 d = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800357 }
Mark A. Greer0d373d62012-12-21 10:04:08 -0700358
359 if (big_endian)
360 for (i = 0; i < d; i++)
361 hash[i] = be32_to_cpu(in[i]);
362 else
363 for (i = 0; i < d; i++)
364 hash[i] = le32_to_cpu(in[i]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800365}
366
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200367static int omap_sham_hw_init(struct omap_sham_dev *dd)
368{
Pali Rohár604c3102015-03-08 11:01:01 +0100369 int err;
370
371 err = pm_runtime_get_sync(dd->dev);
372 if (err < 0) {
373 dev_err(dd->dev, "failed to get sync: %d\n", err);
374 return err;
375 }
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200376
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300377 if (!test_bit(FLAGS_INIT, &dd->flags)) {
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300378 set_bit(FLAGS_INIT, &dd->flags);
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200379 dd->err = 0;
380 }
381
382 return 0;
383}
384
Mark A. Greer0d373d62012-12-21 10:04:08 -0700385static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800386 int final, int dma)
387{
388 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
389 u32 val = length << 5, mask;
390
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200391 if (likely(ctx->digcnt))
Mark A. Greer0d373d62012-12-21 10:04:08 -0700392 omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800393
Mark A. Greer0d373d62012-12-21 10:04:08 -0700394 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800395 SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
396 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
397 /*
398 * Setting ALGO_CONST only for the first iteration
399 * and CLOSE_HASH only for the last one.
400 */
Mark A. Greer0d373d62012-12-21 10:04:08 -0700401 if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800402 val |= SHA_REG_CTRL_ALGO;
403 if (!ctx->digcnt)
404 val |= SHA_REG_CTRL_ALGO_CONST;
405 if (final)
406 val |= SHA_REG_CTRL_CLOSE_HASH;
407
408 mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
409 SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
410
411 omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800412}
413
Mark A. Greer0d373d62012-12-21 10:04:08 -0700414static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
415{
416}
417
418static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
419{
420 return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
421}
422
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530423static int get_block_size(struct omap_sham_reqctx *ctx)
424{
425 int d;
426
427 switch (ctx->flags & FLAGS_MODE_MASK) {
428 case FLAGS_MODE_MD5:
429 case FLAGS_MODE_SHA1:
430 d = SHA1_BLOCK_SIZE;
431 break;
432 case FLAGS_MODE_SHA224:
433 case FLAGS_MODE_SHA256:
434 d = SHA256_BLOCK_SIZE;
435 break;
436 case FLAGS_MODE_SHA384:
437 case FLAGS_MODE_SHA512:
438 d = SHA512_BLOCK_SIZE;
439 break;
440 default:
441 d = 0;
442 }
443
444 return d;
445}
446
Mark A. Greer0d373d62012-12-21 10:04:08 -0700447static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
448 u32 *value, int count)
449{
450 for (; count--; value++, offset += 4)
451 omap_sham_write(dd, offset, *value);
452}
453
454static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
455 int final, int dma)
456{
457 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
458 u32 val, mask;
459
460 /*
461 * Setting ALGO_CONST only for the first iteration and
462 * CLOSE_HASH only for the last one. Note that flags mode bits
463 * correspond to algorithm encoding in mode register.
464 */
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530465 val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700466 if (!ctx->digcnt) {
467 struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
468 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
469 struct omap_sham_hmac_ctx *bctx = tctx->base;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530470 int bs, nr_dr;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700471
472 val |= SHA_REG_MODE_ALGO_CONSTANT;
473
474 if (ctx->flags & BIT(FLAGS_HMAC)) {
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530475 bs = get_block_size(ctx);
476 nr_dr = bs / (2 * sizeof(u32));
Mark A. Greer0d373d62012-12-21 10:04:08 -0700477 val |= SHA_REG_MODE_HMAC_KEY_PROC;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530478 omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
479 (u32 *)bctx->ipad, nr_dr);
480 omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
481 (u32 *)bctx->ipad + nr_dr, nr_dr);
482 ctx->digcnt += bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700483 }
484 }
485
486 if (final) {
487 val |= SHA_REG_MODE_CLOSE_HASH;
488
489 if (ctx->flags & BIT(FLAGS_HMAC))
490 val |= SHA_REG_MODE_HMAC_OUTER_HASH;
491 }
492
493 mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
494 SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
495 SHA_REG_MODE_HMAC_KEY_PROC;
496
497 dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530498 omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700499 omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
500 omap_sham_write_mask(dd, SHA_REG_MASK(dd),
501 SHA_REG_MASK_IT_EN |
502 (dma ? SHA_REG_MASK_DMA_EN : 0),
503 SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
504}
505
506static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
507{
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530508 omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
Mark A. Greer0d373d62012-12-21 10:04:08 -0700509}
510
511static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
512{
513 return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
514 SHA_REG_IRQSTATUS_INPUT_RDY);
515}
516
Tero Kristo8043bb12016-09-19 18:22:17 +0300517static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
518 int final)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800519{
520 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530521 int count, len32, bs32, offset = 0;
Tero Kristo8043bb12016-09-19 18:22:17 +0300522 const u32 *buffer;
523 int mlen;
524 struct sg_mapping_iter mi;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800525
526 dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
527 ctx->digcnt, length, final);
528
Mark A. Greer0d373d62012-12-21 10:04:08 -0700529 dd->pdata->write_ctrl(dd, length, final, 0);
530 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800531
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200532 /* should be non-zero before next lines to disable clocks later */
533 ctx->digcnt += length;
Tero Kristo8043bb12016-09-19 18:22:17 +0300534 ctx->total -= length;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +0200535
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800536 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300537 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800538
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +0300539 set_bit(FLAGS_CPU, &dd->flags);
540
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800541 len32 = DIV_ROUND_UP(length, sizeof(u32));
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530542 bs32 = get_block_size(ctx) / sizeof(u32);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800543
Tero Kristo8043bb12016-09-19 18:22:17 +0300544 sg_miter_start(&mi, ctx->sg, ctx->sg_len,
545 SG_MITER_FROM_SG | SG_MITER_ATOMIC);
546
547 mlen = 0;
548
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530549 while (len32) {
550 if (dd->pdata->poll_irq(dd))
551 return -ETIMEDOUT;
552
Tero Kristo8043bb12016-09-19 18:22:17 +0300553 for (count = 0; count < min(len32, bs32); count++, offset++) {
554 if (!mlen) {
555 sg_miter_next(&mi);
556 mlen = mi.length;
557 if (!mlen) {
558 pr_err("sg miter failure.\n");
559 return -EINVAL;
560 }
561 offset = 0;
562 buffer = mi.addr;
563 }
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530564 omap_sham_write(dd, SHA_REG_DIN(dd, count),
565 buffer[offset]);
Tero Kristo8043bb12016-09-19 18:22:17 +0300566 mlen -= 4;
567 }
Lokesh Vutlab8411cc2013-08-20 20:32:34 +0530568 len32 -= min(len32, bs32);
569 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800570
Tero Kristo8043bb12016-09-19 18:22:17 +0300571 sg_miter_stop(&mi);
572
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800573 return -EINPROGRESS;
574}
575
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700576static void omap_sham_dma_callback(void *param)
577{
578 struct omap_sham_dev *dd = param;
579
580 set_bit(FLAGS_DMA_READY, &dd->flags);
581 tasklet_schedule(&dd->done_task);
582}
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700583
Tero Kristo8043bb12016-09-19 18:22:17 +0300584static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
585 int final)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800586{
587 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700588 struct dma_async_tx_descriptor *tx;
589 struct dma_slave_config cfg;
Tero Kristo8043bb12016-09-19 18:22:17 +0300590 int ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800591
592 dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
593 ctx->digcnt, length, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800594
Tero Kristo8043bb12016-09-19 18:22:17 +0300595 if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
596 dev_err(dd->dev, "dma_map_sg error\n");
597 return -EINVAL;
598 }
599
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700600 memset(&cfg, 0, sizeof(cfg));
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800601
Mark A. Greer0d373d62012-12-21 10:04:08 -0700602 cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700603 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
Tero Kristo8043bb12016-09-19 18:22:17 +0300604 cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800605
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700606 ret = dmaengine_slave_config(dd->dma_lch, &cfg);
607 if (ret) {
608 pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
609 return ret;
610 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800611
Tero Kristo8043bb12016-09-19 18:22:17 +0300612 tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
613 DMA_MEM_TO_DEV,
614 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700615
616 if (!tx) {
Tero Kristo8043bb12016-09-19 18:22:17 +0300617 dev_err(dd->dev, "prep_slave_sg failed\n");
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700618 return -EINVAL;
619 }
620
621 tx->callback = omap_sham_dma_callback;
622 tx->callback_param = dd;
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700623
Mark A. Greer0d373d62012-12-21 10:04:08 -0700624 dd->pdata->write_ctrl(dd, length, final, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800625
626 ctx->digcnt += length;
Tero Kristo8043bb12016-09-19 18:22:17 +0300627 ctx->total -= length;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800628
629 if (final)
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +0300630 set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800631
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +0300632 set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800633
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700634 dmaengine_submit(tx);
635 dma_async_issue_pending(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800636
Mark A. Greer0d373d62012-12-21 10:04:08 -0700637 dd->pdata->trigger(dd, length);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800638
639 return -EINPROGRESS;
640}
641
Tero Kristof19de1b2016-09-19 18:22:15 +0300642static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
643 struct scatterlist *sg, int bs, int new_len)
644{
645 int n = sg_nents(sg);
646 struct scatterlist *tmp;
647 int offset = ctx->offset;
648
649 if (ctx->bufcnt)
650 n++;
651
652 ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
653 if (!ctx->sg)
654 return -ENOMEM;
655
656 sg_init_table(ctx->sg, n);
657
658 tmp = ctx->sg;
659
660 ctx->sg_len = 0;
661
662 if (ctx->bufcnt) {
663 sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
664 tmp = sg_next(tmp);
665 ctx->sg_len++;
666 }
667
668 while (sg && new_len) {
669 int len = sg->length - offset;
670
671 if (offset) {
672 offset -= sg->length;
673 if (offset < 0)
674 offset = 0;
675 }
676
677 if (new_len < len)
678 len = new_len;
679
680 if (len > 0) {
681 new_len -= len;
682 sg_set_page(tmp, sg_page(sg), len, sg->offset);
683 if (new_len <= 0)
684 sg_mark_end(tmp);
685 tmp = sg_next(tmp);
686 ctx->sg_len++;
687 }
688
689 sg = sg_next(sg);
690 }
691
692 set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
693
694 ctx->bufcnt = 0;
695
696 return 0;
697}
698
699static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
700 struct scatterlist *sg, int bs, int new_len)
701{
702 int pages;
703 void *buf;
704 int len;
705
706 len = new_len + ctx->bufcnt;
707
708 pages = get_order(ctx->total);
709
710 buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
711 if (!buf) {
712 pr_err("Couldn't allocate pages for unaligned cases.\n");
713 return -ENOMEM;
714 }
715
716 if (ctx->bufcnt)
717 memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
718
719 scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
720 ctx->total - ctx->bufcnt, 0);
721 sg_init_table(ctx->sgl, 1);
722 sg_set_buf(ctx->sgl, buf, len);
723 ctx->sg = ctx->sgl;
724 set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
725 ctx->sg_len = 1;
726 ctx->bufcnt = 0;
727 ctx->offset = 0;
728
729 return 0;
730}
731
732static int omap_sham_align_sgs(struct scatterlist *sg,
733 int nbytes, int bs, bool final,
734 struct omap_sham_reqctx *rctx)
735{
736 int n = 0;
737 bool aligned = true;
738 bool list_ok = true;
739 struct scatterlist *sg_tmp = sg;
740 int new_len;
741 int offset = rctx->offset;
742
743 if (!sg || !sg->length || !nbytes)
744 return 0;
745
746 new_len = nbytes;
747
748 if (offset)
749 list_ok = false;
750
751 if (final)
752 new_len = DIV_ROUND_UP(new_len, bs) * bs;
753 else
754 new_len = new_len / bs * bs;
755
756 while (nbytes > 0 && sg_tmp) {
757 n++;
758
759 if (offset < sg_tmp->length) {
760 if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
761 aligned = false;
762 break;
763 }
764
765 if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
766 aligned = false;
767 break;
768 }
769 }
770
771 if (offset) {
772 offset -= sg_tmp->length;
773 if (offset < 0) {
774 nbytes += offset;
775 offset = 0;
776 }
777 } else {
778 nbytes -= sg_tmp->length;
779 }
780
781 sg_tmp = sg_next(sg_tmp);
782
783 if (nbytes < 0) {
784 list_ok = false;
785 break;
786 }
787 }
788
789 if (!aligned)
790 return omap_sham_copy_sgs(rctx, sg, bs, new_len);
791 else if (!list_ok)
792 return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
793
794 rctx->sg_len = n;
795 rctx->sg = sg;
796
797 return 0;
798}
799
800static int omap_sham_prepare_request(struct ahash_request *req, bool update)
801{
802 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
803 int bs;
804 int ret;
805 int nbytes;
806 bool final = rctx->flags & BIT(FLAGS_FINUP);
807 int xmit_len, hash_later;
808
809 if (!req)
810 return 0;
811
812 bs = get_block_size(rctx);
813
814 if (update)
815 nbytes = req->nbytes;
816 else
817 nbytes = 0;
818
819 rctx->total = nbytes + rctx->bufcnt;
820
821 if (!rctx->total)
822 return 0;
823
824 if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
825 int len = bs - rctx->bufcnt % bs;
826
827 if (len > nbytes)
828 len = nbytes;
829 scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
830 0, len, 0);
831 rctx->bufcnt += len;
832 nbytes -= len;
833 rctx->offset = len;
834 }
835
836 if (rctx->bufcnt)
837 memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
838
839 ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
840 if (ret)
841 return ret;
842
843 xmit_len = rctx->total;
844
845 if (!IS_ALIGNED(xmit_len, bs)) {
846 if (final)
847 xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
848 else
849 xmit_len = xmit_len / bs * bs;
850 }
851
852 hash_later = rctx->total - xmit_len;
853 if (hash_later < 0)
854 hash_later = 0;
855
856 if (rctx->bufcnt && nbytes) {
857 /* have data from previous operation and current */
858 sg_init_table(rctx->sgl, 2);
859 sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
860
861 sg_chain(rctx->sgl, 2, req->src);
862
863 rctx->sg = rctx->sgl;
864
865 rctx->sg_len++;
866 } else if (rctx->bufcnt) {
867 /* have buffered data only */
868 sg_init_table(rctx->sgl, 1);
869 sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
870
871 rctx->sg = rctx->sgl;
872
873 rctx->sg_len = 1;
874 }
875
876 if (hash_later) {
877 if (req->nbytes) {
878 scatterwalk_map_and_copy(rctx->buffer, req->src,
879 req->nbytes - hash_later,
880 hash_later, 0);
881 } else {
882 memcpy(rctx->buffer, rctx->buffer + xmit_len,
883 hash_later);
884 }
885 rctx->bufcnt = hash_later;
886 } else {
887 rctx->bufcnt = 0;
888 }
889
890 if (!final)
891 rctx->total = xmit_len;
892
893 return 0;
894}
895
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800896static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
897{
898 struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
899
Tero Kristo8043bb12016-09-19 18:22:17 +0300900 dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
Mark A. Greerdfd061d2012-12-21 10:04:04 -0700901
Tero Kristo8043bb12016-09-19 18:22:17 +0300902 clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800903
904 return 0;
905}
906
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800907static int omap_sham_init(struct ahash_request *req)
908{
909 struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
910 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
911 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
912 struct omap_sham_dev *dd = NULL, *tmp;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530913 int bs = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800914
915 spin_lock_bh(&sham.lock);
916 if (!tctx->dd) {
917 list_for_each_entry(tmp, &sham.dev_list, list) {
918 dd = tmp;
919 break;
920 }
921 tctx->dd = dd;
922 } else {
923 dd = tctx->dd;
924 }
925 spin_unlock_bh(&sham.lock);
926
927 ctx->dd = dd;
928
929 ctx->flags = 0;
930
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800931 dev_dbg(dd->dev, "init: digest size: %d\n",
932 crypto_ahash_digestsize(tfm));
933
Mark A. Greer0d373d62012-12-21 10:04:08 -0700934 switch (crypto_ahash_digestsize(tfm)) {
935 case MD5_DIGEST_SIZE:
936 ctx->flags |= FLAGS_MODE_MD5;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530937 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700938 break;
939 case SHA1_DIGEST_SIZE:
940 ctx->flags |= FLAGS_MODE_SHA1;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530941 bs = SHA1_BLOCK_SIZE;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700942 break;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700943 case SHA224_DIGEST_SIZE:
944 ctx->flags |= FLAGS_MODE_SHA224;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530945 bs = SHA224_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700946 break;
947 case SHA256_DIGEST_SIZE:
948 ctx->flags |= FLAGS_MODE_SHA256;
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530949 bs = SHA256_BLOCK_SIZE;
950 break;
951 case SHA384_DIGEST_SIZE:
952 ctx->flags |= FLAGS_MODE_SHA384;
953 bs = SHA384_BLOCK_SIZE;
954 break;
955 case SHA512_DIGEST_SIZE:
956 ctx->flags |= FLAGS_MODE_SHA512;
957 bs = SHA512_BLOCK_SIZE;
Mark A. Greerd20fb182012-12-21 10:04:09 -0700958 break;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700959 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800960
961 ctx->bufcnt = 0;
962 ctx->digcnt = 0;
Tero Kristo8043bb12016-09-19 18:22:17 +0300963 ctx->total = 0;
964 ctx->offset = 0;
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +0200965 ctx->buflen = BUFLEN;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800966
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300967 if (tctx->flags & BIT(FLAGS_HMAC)) {
Mark A. Greer0d373d62012-12-21 10:04:08 -0700968 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
969 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800970
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +0530971 memcpy(ctx->buffer, bctx->ipad, bs);
972 ctx->bufcnt = bs;
Mark A. Greer0d373d62012-12-21 10:04:08 -0700973 }
974
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300975 ctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800976 }
977
978 return 0;
979
980}
981
982static int omap_sham_update_req(struct omap_sham_dev *dd)
983{
984 struct ahash_request *req = dd->req;
985 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
986 int err;
Tero Kristo8043bb12016-09-19 18:22:17 +0300987 bool final = ctx->flags & BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800988
989 dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300990 ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800991
Tero Kristo8043bb12016-09-19 18:22:17 +0300992 if (ctx->total < get_block_size(ctx) ||
993 ctx->total < OMAP_SHA_DMA_THRESHOLD)
994 ctx->flags |= BIT(FLAGS_CPU);
995
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +0300996 if (ctx->flags & BIT(FLAGS_CPU))
Tero Kristo8043bb12016-09-19 18:22:17 +0300997 err = omap_sham_xmit_cpu(dd, ctx->total, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +0800998 else
Tero Kristo8043bb12016-09-19 18:22:17 +0300999 err = omap_sham_xmit_dma(dd, ctx->total, final);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001000
1001 /* wait for dma completion before can take more data */
1002 dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
1003
1004 return err;
1005}
1006
1007static int omap_sham_final_req(struct omap_sham_dev *dd)
1008{
1009 struct ahash_request *req = dd->req;
1010 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1011 int err = 0, use_dma = 1;
1012
Tero Kristo8043bb12016-09-19 18:22:17 +03001013 if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301014 /*
1015 * faster to handle last block with cpu or
1016 * use cpu when dma is not present.
1017 */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001018 use_dma = 0;
1019
1020 if (use_dma)
Tero Kristo8043bb12016-09-19 18:22:17 +03001021 err = omap_sham_xmit_dma(dd, ctx->total, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001022 else
Tero Kristo8043bb12016-09-19 18:22:17 +03001023 err = omap_sham_xmit_cpu(dd, ctx->total, 1);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001024
1025 ctx->bufcnt = 0;
1026
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001027 dev_dbg(dd->dev, "final_req: err: %d\n", err);
1028
1029 return err;
1030}
1031
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001032static int omap_sham_finish_hmac(struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001033{
1034 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1035 struct omap_sham_hmac_ctx *bctx = tctx->base;
1036 int bs = crypto_shash_blocksize(bctx->shash);
1037 int ds = crypto_shash_digestsize(bctx->shash);
Behan Webster7bc53c32014-04-04 18:18:00 -03001038 SHASH_DESC_ON_STACK(shash, bctx->shash);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001039
Behan Webster7bc53c32014-04-04 18:18:00 -03001040 shash->tfm = bctx->shash;
1041 shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001042
Behan Webster7bc53c32014-04-04 18:18:00 -03001043 return crypto_shash_init(shash) ?:
1044 crypto_shash_update(shash, bctx->opad, bs) ?:
1045 crypto_shash_finup(shash, req->result, ds, req->result);
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001046}
1047
1048static int omap_sham_finish(struct ahash_request *req)
1049{
1050 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1051 struct omap_sham_dev *dd = ctx->dd;
1052 int err = 0;
1053
1054 if (ctx->digcnt) {
1055 omap_sham_copy_ready_hash(req);
Mark A. Greer0d373d62012-12-21 10:04:08 -07001056 if ((ctx->flags & BIT(FLAGS_HMAC)) &&
1057 !test_bit(FLAGS_AUTO_XOR, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001058 err = omap_sham_finish_hmac(req);
1059 }
1060
1061 dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
1062
1063 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001064}
1065
1066static void omap_sham_finish_req(struct ahash_request *req, int err)
1067{
1068 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001069 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001070
Tero Kristo8043bb12016-09-19 18:22:17 +03001071 if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
1072 free_pages((unsigned long)sg_virt(ctx->sg),
1073 get_order(ctx->sg->length));
1074
1075 if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
1076 kfree(ctx->sg);
1077
1078 ctx->sg = NULL;
1079
1080 dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
1081
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001082 if (!err) {
Mark A. Greer0d373d62012-12-21 10:04:08 -07001083 dd->pdata->copy_hash(req, 1);
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +03001084 if (test_bit(FLAGS_FINAL, &dd->flags))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001085 err = omap_sham_finish(req);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001086 } else {
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001087 ctx->flags |= BIT(FLAGS_ERROR);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001088 }
1089
Dmitry Kasatkin0efd4d82011-06-02 21:10:12 +03001090 /* atomic operation is not needed here */
1091 dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
1092 BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
Mark A. Greerb359f032012-12-21 10:04:02 -07001093
Tero Kristoe93f7672016-06-22 16:23:34 +03001094 pm_runtime_mark_last_busy(dd->dev);
1095 pm_runtime_put_autosuspend(dd->dev);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001096
1097 if (req->base.complete)
1098 req->base.complete(&req->base, err);
1099}
1100
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001101static int omap_sham_handle_queue(struct omap_sham_dev *dd,
1102 struct ahash_request *req)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001103{
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001104 struct crypto_async_request *async_req, *backlog;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001105 struct omap_sham_reqctx *ctx;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001106 unsigned long flags;
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001107 int err = 0, ret = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001108
Tero Kristo4e7813a2016-08-04 13:28:36 +03001109retry:
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001110 spin_lock_irqsave(&dd->lock, flags);
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001111 if (req)
1112 ret = ahash_enqueue_request(&dd->queue, req);
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001113 if (test_bit(FLAGS_BUSY, &dd->flags)) {
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001114 spin_unlock_irqrestore(&dd->lock, flags);
1115 return ret;
1116 }
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001117 backlog = crypto_get_backlog(&dd->queue);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001118 async_req = crypto_dequeue_request(&dd->queue);
Dmitry Kasatkin6c39d112010-12-29 21:52:04 +11001119 if (async_req)
Dmitry Kasatkina929cbe2011-06-02 21:10:06 +03001120 set_bit(FLAGS_BUSY, &dd->flags);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001121 spin_unlock_irqrestore(&dd->lock, flags);
1122
1123 if (!async_req)
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001124 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001125
1126 if (backlog)
1127 backlog->complete(backlog, -EINPROGRESS);
1128
1129 req = ahash_request_cast(async_req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001130 dd->req = req;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001131 ctx = ahash_request_ctx(req);
1132
Tero Kristo8043bb12016-09-19 18:22:17 +03001133 err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
Tero Kristof19de1b2016-09-19 18:22:15 +03001134 if (err)
1135 goto err1;
1136
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001137 dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
1138 ctx->op, req->nbytes);
1139
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001140 err = omap_sham_hw_init(dd);
1141 if (err)
1142 goto err1;
1143
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001144 if (ctx->digcnt)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001145 /* request has changed - restore hash */
Mark A. Greer0d373d62012-12-21 10:04:08 -07001146 dd->pdata->copy_hash(req, 0);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001147
1148 if (ctx->op == OP_UPDATE) {
1149 err = omap_sham_update_req(dd);
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001150 if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001151 /* no final() after finup() */
1152 err = omap_sham_final_req(dd);
1153 } else if (ctx->op == OP_FINAL) {
1154 err = omap_sham_final_req(dd);
1155 }
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001156err1:
Tero Kristo4e7813a2016-08-04 13:28:36 +03001157 dev_dbg(dd->dev, "exit, err: %d\n", err);
1158
1159 if (err != -EINPROGRESS) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001160 /* done_task will not finish it, so do it here */
1161 omap_sham_finish_req(req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001162 req = NULL;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001163
Tero Kristo4e7813a2016-08-04 13:28:36 +03001164 /*
1165 * Execute next request immediately if there is anything
1166 * in queue.
1167 */
1168 goto retry;
1169 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001170
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001171 return ret;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001172}
1173
1174static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
1175{
1176 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1177 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1178 struct omap_sham_dev *dd = tctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001179
1180 ctx->op = op;
1181
Dmitry Kasatkina5d87232010-11-19 16:04:25 +02001182 return omap_sham_handle_queue(dd, req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001183}
1184
1185static int omap_sham_update(struct ahash_request *req)
1186{
1187 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05301188 struct omap_sham_dev *dd = ctx->dd;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001189
1190 if (!req->nbytes)
1191 return 0;
1192
Tero Kristo8043bb12016-09-19 18:22:17 +03001193 if (ctx->total + req->nbytes < ctx->buflen) {
1194 scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
1195 0, req->nbytes, 0);
1196 ctx->bufcnt += req->nbytes;
1197 ctx->total += req->nbytes;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001198 return 0;
1199 }
1200
Lokesh Vutlaacef7b02013-12-18 19:03:33 +05301201 if (dd->polling_mode)
1202 ctx->flags |= BIT(FLAGS_CPU);
1203
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001204 return omap_sham_enqueue(req, OP_UPDATE);
1205}
1206
Behan Webster7bc53c32014-04-04 18:18:00 -03001207static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001208 const u8 *data, unsigned int len, u8 *out)
1209{
Behan Webster7bc53c32014-04-04 18:18:00 -03001210 SHASH_DESC_ON_STACK(shash, tfm);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001211
Behan Webster7bc53c32014-04-04 18:18:00 -03001212 shash->tfm = tfm;
1213 shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001214
Behan Webster7bc53c32014-04-04 18:18:00 -03001215 return crypto_shash_digest(shash, data, len, out);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001216}
1217
1218static int omap_sham_final_shash(struct ahash_request *req)
1219{
1220 struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
1221 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Tero Kristocb8d5c82016-08-04 13:28:40 +03001222 int offset = 0;
1223
1224 /*
1225 * If we are running HMAC on limited hardware support, skip
1226 * the ipad in the beginning of the buffer if we are going for
1227 * software fallback algorithm.
1228 */
1229 if (test_bit(FLAGS_HMAC, &ctx->flags) &&
1230 !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
1231 offset = get_block_size(ctx);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001232
1233 return omap_sham_shash_digest(tctx->fallback, req->base.flags,
Tero Kristocb8d5c82016-08-04 13:28:40 +03001234 ctx->buffer + offset,
1235 ctx->bufcnt - offset, req->result);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001236}
1237
1238static int omap_sham_final(struct ahash_request *req)
1239{
1240 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001241
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001242 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001243
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001244 if (ctx->flags & BIT(FLAGS_ERROR))
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001245 return 0; /* uncompleted hash is not needed */
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001246
Bin Liu85e06872016-06-22 16:23:37 +03001247 /*
1248 * OMAP HW accel works only with buffers >= 9.
1249 * HMAC is always >= 9 because ipad == block size.
Tero Kristo2c5bd1e2016-09-19 18:22:16 +03001250 * If buffersize is less than DMA_THRESHOLD, we use fallback
1251 * SW encoding, as using DMA + HW in this case doesn't provide
1252 * any benefit.
Bin Liu85e06872016-06-22 16:23:37 +03001253 */
Tero Kristo2c5bd1e2016-09-19 18:22:16 +03001254 if (!ctx->digcnt && ctx->bufcnt < OMAP_SHA_DMA_THRESHOLD)
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001255 return omap_sham_final_shash(req);
1256 else if (ctx->bufcnt)
1257 return omap_sham_enqueue(req, OP_FINAL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001258
Dmitry Kasatkinbf362752011-04-20 13:34:58 +03001259 /* copy ready hash (+ finalize hmac) */
1260 return omap_sham_finish(req);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001261}
1262
1263static int omap_sham_finup(struct ahash_request *req)
1264{
1265 struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
1266 int err1, err2;
1267
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001268 ctx->flags |= BIT(FLAGS_FINUP);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001269
1270 err1 = omap_sham_update(req);
Markku Kylanpaa455e3382011-04-20 13:34:55 +03001271 if (err1 == -EINPROGRESS || err1 == -EBUSY)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001272 return err1;
1273 /*
1274 * final() has to be always called to cleanup resources
1275 * even if udpate() failed, except EINPROGRESS
1276 */
1277 err2 = omap_sham_final(req);
1278
1279 return err1 ?: err2;
1280}
1281
1282static int omap_sham_digest(struct ahash_request *req)
1283{
1284 return omap_sham_init(req) ?: omap_sham_finup(req);
1285}
1286
1287static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
1288 unsigned int keylen)
1289{
1290 struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
1291 struct omap_sham_hmac_ctx *bctx = tctx->base;
1292 int bs = crypto_shash_blocksize(bctx->shash);
1293 int ds = crypto_shash_digestsize(bctx->shash);
Mark A. Greer0d373d62012-12-21 10:04:08 -07001294 struct omap_sham_dev *dd = NULL, *tmp;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001295 int err, i;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001296
1297 spin_lock_bh(&sham.lock);
1298 if (!tctx->dd) {
1299 list_for_each_entry(tmp, &sham.dev_list, list) {
1300 dd = tmp;
1301 break;
1302 }
1303 tctx->dd = dd;
1304 } else {
1305 dd = tctx->dd;
1306 }
1307 spin_unlock_bh(&sham.lock);
1308
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001309 err = crypto_shash_setkey(tctx->fallback, key, keylen);
1310 if (err)
1311 return err;
1312
1313 if (keylen > bs) {
1314 err = omap_sham_shash_digest(bctx->shash,
1315 crypto_shash_get_flags(bctx->shash),
1316 key, keylen, bctx->ipad);
1317 if (err)
1318 return err;
1319 keylen = ds;
1320 } else {
1321 memcpy(bctx->ipad, key, keylen);
1322 }
1323
1324 memset(bctx->ipad + keylen, 0, bs - keylen);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001325
Mark A. Greer0d373d62012-12-21 10:04:08 -07001326 if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
1327 memcpy(bctx->opad, bctx->ipad, bs);
1328
1329 for (i = 0; i < bs; i++) {
Corentin LABBEebd401e2017-05-19 08:53:28 +02001330 bctx->ipad[i] ^= HMAC_IPAD_VALUE;
1331 bctx->opad[i] ^= HMAC_OPAD_VALUE;
Mark A. Greer0d373d62012-12-21 10:04:08 -07001332 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001333 }
1334
1335 return err;
1336}
1337
1338static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
1339{
1340 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1341 const char *alg_name = crypto_tfm_alg_name(tfm);
1342
1343 /* Allocate a fallback and abort if it failed. */
1344 tctx->fallback = crypto_alloc_shash(alg_name, 0,
1345 CRYPTO_ALG_NEED_FALLBACK);
1346 if (IS_ERR(tctx->fallback)) {
1347 pr_err("omap-sham: fallback driver '%s' "
1348 "could not be loaded.\n", alg_name);
1349 return PTR_ERR(tctx->fallback);
1350 }
1351
1352 crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001353 sizeof(struct omap_sham_reqctx) + BUFLEN);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001354
1355 if (alg_base) {
1356 struct omap_sham_hmac_ctx *bctx = tctx->base;
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001357 tctx->flags |= BIT(FLAGS_HMAC);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001358 bctx->shash = crypto_alloc_shash(alg_base, 0,
1359 CRYPTO_ALG_NEED_FALLBACK);
1360 if (IS_ERR(bctx->shash)) {
1361 pr_err("omap-sham: base driver '%s' "
1362 "could not be loaded.\n", alg_base);
1363 crypto_free_shash(tctx->fallback);
1364 return PTR_ERR(bctx->shash);
1365 }
1366
1367 }
1368
1369 return 0;
1370}
1371
1372static int omap_sham_cra_init(struct crypto_tfm *tfm)
1373{
1374 return omap_sham_cra_init_alg(tfm, NULL);
1375}
1376
1377static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
1378{
1379 return omap_sham_cra_init_alg(tfm, "sha1");
1380}
1381
Mark A. Greerd20fb182012-12-21 10:04:09 -07001382static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
1383{
1384 return omap_sham_cra_init_alg(tfm, "sha224");
1385}
1386
1387static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
1388{
1389 return omap_sham_cra_init_alg(tfm, "sha256");
1390}
1391
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001392static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
1393{
1394 return omap_sham_cra_init_alg(tfm, "md5");
1395}
1396
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301397static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
1398{
1399 return omap_sham_cra_init_alg(tfm, "sha384");
1400}
1401
1402static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
1403{
1404 return omap_sham_cra_init_alg(tfm, "sha512");
1405}
1406
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001407static void omap_sham_cra_exit(struct crypto_tfm *tfm)
1408{
1409 struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
1410
1411 crypto_free_shash(tctx->fallback);
1412 tctx->fallback = NULL;
1413
Dmitry Kasatkinea1fd222011-06-02 21:10:05 +03001414 if (tctx->flags & BIT(FLAGS_HMAC)) {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001415 struct omap_sham_hmac_ctx *bctx = tctx->base;
1416 crypto_free_shash(bctx->shash);
1417 }
1418}
1419
Tero Kristo99a7fff2016-09-19 18:22:12 +03001420static int omap_sham_export(struct ahash_request *req, void *out)
1421{
Tero Kristoa84d3512016-09-19 18:22:18 +03001422 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1423
1424 memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
1425
1426 return 0;
Tero Kristo99a7fff2016-09-19 18:22:12 +03001427}
1428
1429static int omap_sham_import(struct ahash_request *req, const void *in)
1430{
Tero Kristoa84d3512016-09-19 18:22:18 +03001431 struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
1432 const struct omap_sham_reqctx *ctx_in = in;
1433
1434 memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
1435
1436 return 0;
Tero Kristo99a7fff2016-09-19 18:22:12 +03001437}
1438
Mark A. Greerd20fb182012-12-21 10:04:09 -07001439static struct ahash_alg algs_sha1_md5[] = {
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001440{
1441 .init = omap_sham_init,
1442 .update = omap_sham_update,
1443 .final = omap_sham_final,
1444 .finup = omap_sham_finup,
1445 .digest = omap_sham_digest,
1446 .halg.digestsize = SHA1_DIGEST_SIZE,
1447 .halg.base = {
1448 .cra_name = "sha1",
1449 .cra_driver_name = "omap-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001450 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001451 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001452 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001453 CRYPTO_ALG_ASYNC |
1454 CRYPTO_ALG_NEED_FALLBACK,
1455 .cra_blocksize = SHA1_BLOCK_SIZE,
1456 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001457 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001458 .cra_module = THIS_MODULE,
1459 .cra_init = omap_sham_cra_init,
1460 .cra_exit = omap_sham_cra_exit,
1461 }
1462},
1463{
1464 .init = omap_sham_init,
1465 .update = omap_sham_update,
1466 .final = omap_sham_final,
1467 .finup = omap_sham_finup,
1468 .digest = omap_sham_digest,
1469 .halg.digestsize = MD5_DIGEST_SIZE,
1470 .halg.base = {
1471 .cra_name = "md5",
1472 .cra_driver_name = "omap-md5",
Bin Liueb354782016-06-30 14:04:11 -05001473 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001474 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001475 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001476 CRYPTO_ALG_ASYNC |
1477 CRYPTO_ALG_NEED_FALLBACK,
1478 .cra_blocksize = SHA1_BLOCK_SIZE,
1479 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001480 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001481 .cra_module = THIS_MODULE,
1482 .cra_init = omap_sham_cra_init,
1483 .cra_exit = omap_sham_cra_exit,
1484 }
1485},
1486{
1487 .init = omap_sham_init,
1488 .update = omap_sham_update,
1489 .final = omap_sham_final,
1490 .finup = omap_sham_finup,
1491 .digest = omap_sham_digest,
1492 .setkey = omap_sham_setkey,
1493 .halg.digestsize = SHA1_DIGEST_SIZE,
1494 .halg.base = {
1495 .cra_name = "hmac(sha1)",
1496 .cra_driver_name = "omap-hmac-sha1",
Bin Liueb354782016-06-30 14:04:11 -05001497 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001498 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001499 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001500 CRYPTO_ALG_ASYNC |
1501 CRYPTO_ALG_NEED_FALLBACK,
1502 .cra_blocksize = SHA1_BLOCK_SIZE,
1503 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1504 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001505 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001506 .cra_module = THIS_MODULE,
1507 .cra_init = omap_sham_cra_sha1_init,
1508 .cra_exit = omap_sham_cra_exit,
1509 }
1510},
1511{
1512 .init = omap_sham_init,
1513 .update = omap_sham_update,
1514 .final = omap_sham_final,
1515 .finup = omap_sham_finup,
1516 .digest = omap_sham_digest,
1517 .setkey = omap_sham_setkey,
1518 .halg.digestsize = MD5_DIGEST_SIZE,
1519 .halg.base = {
1520 .cra_name = "hmac(md5)",
1521 .cra_driver_name = "omap-hmac-md5",
Bin Liueb354782016-06-30 14:04:11 -05001522 .cra_priority = 400,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001523 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +01001524 CRYPTO_ALG_KERN_DRIVER_ONLY |
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001525 CRYPTO_ALG_ASYNC |
1526 CRYPTO_ALG_NEED_FALLBACK,
1527 .cra_blocksize = SHA1_BLOCK_SIZE,
1528 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1529 sizeof(struct omap_sham_hmac_ctx),
Dmitry Kasatkin798eed5d2010-11-19 16:04:26 +02001530 .cra_alignmask = OMAP_ALIGN_MASK,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001531 .cra_module = THIS_MODULE,
1532 .cra_init = omap_sham_cra_md5_init,
1533 .cra_exit = omap_sham_cra_exit,
1534 }
1535}
1536};
1537
Mark A. Greerd20fb182012-12-21 10:04:09 -07001538/* OMAP4 has some algs in addition to what OMAP2 has */
1539static struct ahash_alg algs_sha224_sha256[] = {
1540{
1541 .init = omap_sham_init,
1542 .update = omap_sham_update,
1543 .final = omap_sham_final,
1544 .finup = omap_sham_finup,
1545 .digest = omap_sham_digest,
1546 .halg.digestsize = SHA224_DIGEST_SIZE,
1547 .halg.base = {
1548 .cra_name = "sha224",
1549 .cra_driver_name = "omap-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001550 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001551 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1552 CRYPTO_ALG_ASYNC |
1553 CRYPTO_ALG_NEED_FALLBACK,
1554 .cra_blocksize = SHA224_BLOCK_SIZE,
1555 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001556 .cra_alignmask = OMAP_ALIGN_MASK,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001557 .cra_module = THIS_MODULE,
1558 .cra_init = omap_sham_cra_init,
1559 .cra_exit = omap_sham_cra_exit,
1560 }
1561},
1562{
1563 .init = omap_sham_init,
1564 .update = omap_sham_update,
1565 .final = omap_sham_final,
1566 .finup = omap_sham_finup,
1567 .digest = omap_sham_digest,
1568 .halg.digestsize = SHA256_DIGEST_SIZE,
1569 .halg.base = {
1570 .cra_name = "sha256",
1571 .cra_driver_name = "omap-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001572 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001573 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1574 CRYPTO_ALG_ASYNC |
1575 CRYPTO_ALG_NEED_FALLBACK,
1576 .cra_blocksize = SHA256_BLOCK_SIZE,
1577 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001578 .cra_alignmask = OMAP_ALIGN_MASK,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001579 .cra_module = THIS_MODULE,
1580 .cra_init = omap_sham_cra_init,
1581 .cra_exit = omap_sham_cra_exit,
1582 }
1583},
1584{
1585 .init = omap_sham_init,
1586 .update = omap_sham_update,
1587 .final = omap_sham_final,
1588 .finup = omap_sham_finup,
1589 .digest = omap_sham_digest,
1590 .setkey = omap_sham_setkey,
1591 .halg.digestsize = SHA224_DIGEST_SIZE,
1592 .halg.base = {
1593 .cra_name = "hmac(sha224)",
1594 .cra_driver_name = "omap-hmac-sha224",
Bin Liueb354782016-06-30 14:04:11 -05001595 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001596 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1597 CRYPTO_ALG_ASYNC |
1598 CRYPTO_ALG_NEED_FALLBACK,
1599 .cra_blocksize = SHA224_BLOCK_SIZE,
1600 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1601 sizeof(struct omap_sham_hmac_ctx),
1602 .cra_alignmask = OMAP_ALIGN_MASK,
1603 .cra_module = THIS_MODULE,
1604 .cra_init = omap_sham_cra_sha224_init,
1605 .cra_exit = omap_sham_cra_exit,
1606 }
1607},
1608{
1609 .init = omap_sham_init,
1610 .update = omap_sham_update,
1611 .final = omap_sham_final,
1612 .finup = omap_sham_finup,
1613 .digest = omap_sham_digest,
1614 .setkey = omap_sham_setkey,
1615 .halg.digestsize = SHA256_DIGEST_SIZE,
1616 .halg.base = {
1617 .cra_name = "hmac(sha256)",
1618 .cra_driver_name = "omap-hmac-sha256",
Bin Liueb354782016-06-30 14:04:11 -05001619 .cra_priority = 400,
Mark A. Greerd20fb182012-12-21 10:04:09 -07001620 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1621 CRYPTO_ALG_ASYNC |
1622 CRYPTO_ALG_NEED_FALLBACK,
1623 .cra_blocksize = SHA256_BLOCK_SIZE,
1624 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1625 sizeof(struct omap_sham_hmac_ctx),
1626 .cra_alignmask = OMAP_ALIGN_MASK,
1627 .cra_module = THIS_MODULE,
1628 .cra_init = omap_sham_cra_sha256_init,
1629 .cra_exit = omap_sham_cra_exit,
1630 }
1631},
1632};
1633
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301634static struct ahash_alg algs_sha384_sha512[] = {
1635{
1636 .init = omap_sham_init,
1637 .update = omap_sham_update,
1638 .final = omap_sham_final,
1639 .finup = omap_sham_finup,
1640 .digest = omap_sham_digest,
1641 .halg.digestsize = SHA384_DIGEST_SIZE,
1642 .halg.base = {
1643 .cra_name = "sha384",
1644 .cra_driver_name = "omap-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001645 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301646 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1647 CRYPTO_ALG_ASYNC |
1648 CRYPTO_ALG_NEED_FALLBACK,
1649 .cra_blocksize = SHA384_BLOCK_SIZE,
1650 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001651 .cra_alignmask = OMAP_ALIGN_MASK,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301652 .cra_module = THIS_MODULE,
1653 .cra_init = omap_sham_cra_init,
1654 .cra_exit = omap_sham_cra_exit,
1655 }
1656},
1657{
1658 .init = omap_sham_init,
1659 .update = omap_sham_update,
1660 .final = omap_sham_final,
1661 .finup = omap_sham_finup,
1662 .digest = omap_sham_digest,
1663 .halg.digestsize = SHA512_DIGEST_SIZE,
1664 .halg.base = {
1665 .cra_name = "sha512",
1666 .cra_driver_name = "omap-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001667 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301668 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1669 CRYPTO_ALG_ASYNC |
1670 CRYPTO_ALG_NEED_FALLBACK,
1671 .cra_blocksize = SHA512_BLOCK_SIZE,
1672 .cra_ctxsize = sizeof(struct omap_sham_ctx),
Tero Kristo744e6862016-09-19 18:22:13 +03001673 .cra_alignmask = OMAP_ALIGN_MASK,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301674 .cra_module = THIS_MODULE,
1675 .cra_init = omap_sham_cra_init,
1676 .cra_exit = omap_sham_cra_exit,
1677 }
1678},
1679{
1680 .init = omap_sham_init,
1681 .update = omap_sham_update,
1682 .final = omap_sham_final,
1683 .finup = omap_sham_finup,
1684 .digest = omap_sham_digest,
1685 .setkey = omap_sham_setkey,
1686 .halg.digestsize = SHA384_DIGEST_SIZE,
1687 .halg.base = {
1688 .cra_name = "hmac(sha384)",
1689 .cra_driver_name = "omap-hmac-sha384",
Bin Liueb354782016-06-30 14:04:11 -05001690 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301691 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1692 CRYPTO_ALG_ASYNC |
1693 CRYPTO_ALG_NEED_FALLBACK,
1694 .cra_blocksize = SHA384_BLOCK_SIZE,
1695 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1696 sizeof(struct omap_sham_hmac_ctx),
1697 .cra_alignmask = OMAP_ALIGN_MASK,
1698 .cra_module = THIS_MODULE,
1699 .cra_init = omap_sham_cra_sha384_init,
1700 .cra_exit = omap_sham_cra_exit,
1701 }
1702},
1703{
1704 .init = omap_sham_init,
1705 .update = omap_sham_update,
1706 .final = omap_sham_final,
1707 .finup = omap_sham_finup,
1708 .digest = omap_sham_digest,
1709 .setkey = omap_sham_setkey,
1710 .halg.digestsize = SHA512_DIGEST_SIZE,
1711 .halg.base = {
1712 .cra_name = "hmac(sha512)",
1713 .cra_driver_name = "omap-hmac-sha512",
Bin Liueb354782016-06-30 14:04:11 -05001714 .cra_priority = 400,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301715 .cra_flags = CRYPTO_ALG_TYPE_AHASH |
1716 CRYPTO_ALG_ASYNC |
1717 CRYPTO_ALG_NEED_FALLBACK,
1718 .cra_blocksize = SHA512_BLOCK_SIZE,
1719 .cra_ctxsize = sizeof(struct omap_sham_ctx) +
1720 sizeof(struct omap_sham_hmac_ctx),
1721 .cra_alignmask = OMAP_ALIGN_MASK,
1722 .cra_module = THIS_MODULE,
1723 .cra_init = omap_sham_cra_sha512_init,
1724 .cra_exit = omap_sham_cra_exit,
1725 }
1726},
1727};
1728
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001729static void omap_sham_done_task(unsigned long data)
1730{
1731 struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001732 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001733
Dmitry Kasatkin6cb3ffe2011-06-02 21:10:09 +03001734 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1735 omap_sham_handle_queue(dd, NULL);
1736 return;
1737 }
1738
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001739 if (test_bit(FLAGS_CPU, &dd->flags)) {
Tero Kristo8043bb12016-09-19 18:22:17 +03001740 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
1741 goto finish;
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001742 } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
1743 if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
1744 omap_sham_update_dma_stop(dd);
1745 if (dd->err) {
1746 err = dd->err;
1747 goto finish;
1748 }
1749 }
1750 if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
1751 /* hash or semi-hash ready */
1752 clear_bit(FLAGS_DMA_READY, &dd->flags);
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001753 goto finish;
1754 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001755 }
1756
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001757 return;
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001758
Dmitry Kasatkin6c63db82011-06-02 21:10:10 +03001759finish:
1760 dev_dbg(dd->dev, "update done: err: %d\n", err);
1761 /* finish curent request */
1762 omap_sham_finish_req(dd->req, err);
Tero Kristo4e7813a2016-08-04 13:28:36 +03001763
1764 /* If we are not busy, process next req */
1765 if (!test_bit(FLAGS_BUSY, &dd->flags))
1766 omap_sham_handle_queue(dd, NULL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001767}
1768
Mark A. Greer0d373d62012-12-21 10:04:08 -07001769static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
1770{
1771 if (!test_bit(FLAGS_BUSY, &dd->flags)) {
1772 dev_warn(dd->dev, "Interrupt when no active requests.\n");
1773 } else {
1774 set_bit(FLAGS_OUTPUT_READY, &dd->flags);
1775 tasklet_schedule(&dd->done_task);
1776 }
1777
1778 return IRQ_HANDLED;
1779}
1780
1781static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001782{
1783 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001784
Dmitry Kasatkined3ea9a82011-06-02 21:10:07 +03001785 if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001786 /* final -> allow device to go to power-saving mode */
1787 omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
1788
1789 omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
1790 SHA_REG_CTRL_OUTPUT_READY);
1791 omap_sham_read(dd, SHA_REG_CTRL);
1792
Mark A. Greer0d373d62012-12-21 10:04:08 -07001793 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001794}
1795
Mark A. Greer0d373d62012-12-21 10:04:08 -07001796static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001797{
Mark A. Greer0d373d62012-12-21 10:04:08 -07001798 struct omap_sham_dev *dd = dev_id;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001799
Mark A. Greer0d373d62012-12-21 10:04:08 -07001800 omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
Dmitry Kasatkin3e133c82010-11-19 16:04:24 +02001801
Mark A. Greer0d373d62012-12-21 10:04:08 -07001802 return omap_sham_irq_common(dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001803}
1804
Mark A. Greerd20fb182012-12-21 10:04:09 -07001805static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
1806 {
1807 .algs_list = algs_sha1_md5,
1808 .size = ARRAY_SIZE(algs_sha1_md5),
1809 },
1810};
1811
Mark A. Greer0d373d62012-12-21 10:04:08 -07001812static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001813 .algs_info = omap_sham_algs_info_omap2,
1814 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001815 .flags = BIT(FLAGS_BE32_SHA1),
1816 .digest_size = SHA1_DIGEST_SIZE,
1817 .copy_hash = omap_sham_copy_hash_omap2,
1818 .write_ctrl = omap_sham_write_ctrl_omap2,
1819 .trigger = omap_sham_trigger_omap2,
1820 .poll_irq = omap_sham_poll_irq_omap2,
1821 .intr_hdlr = omap_sham_irq_omap2,
1822 .idigest_ofs = 0x00,
1823 .din_ofs = 0x1c,
1824 .digcnt_ofs = 0x14,
1825 .rev_ofs = 0x5c,
1826 .mask_ofs = 0x60,
1827 .sysstatus_ofs = 0x64,
1828 .major_mask = 0xf0,
1829 .major_shift = 4,
1830 .minor_mask = 0x0f,
1831 .minor_shift = 0,
1832};
1833
Mark A. Greer03feec92012-12-21 10:04:06 -07001834#ifdef CONFIG_OF
Mark A. Greerd20fb182012-12-21 10:04:09 -07001835static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
1836 {
1837 .algs_list = algs_sha1_md5,
1838 .size = ARRAY_SIZE(algs_sha1_md5),
1839 },
1840 {
1841 .algs_list = algs_sha224_sha256,
1842 .size = ARRAY_SIZE(algs_sha224_sha256),
1843 },
1844};
1845
Mark A. Greer0d373d62012-12-21 10:04:08 -07001846static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
Mark A. Greerd20fb182012-12-21 10:04:09 -07001847 .algs_info = omap_sham_algs_info_omap4,
1848 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
Mark A. Greer0d373d62012-12-21 10:04:08 -07001849 .flags = BIT(FLAGS_AUTO_XOR),
1850 .digest_size = SHA256_DIGEST_SIZE,
1851 .copy_hash = omap_sham_copy_hash_omap4,
1852 .write_ctrl = omap_sham_write_ctrl_omap4,
1853 .trigger = omap_sham_trigger_omap4,
1854 .poll_irq = omap_sham_poll_irq_omap4,
1855 .intr_hdlr = omap_sham_irq_omap4,
1856 .idigest_ofs = 0x020,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301857 .odigest_ofs = 0x0,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001858 .din_ofs = 0x080,
1859 .digcnt_ofs = 0x040,
1860 .rev_ofs = 0x100,
1861 .mask_ofs = 0x110,
1862 .sysstatus_ofs = 0x114,
Lokesh Vutlaeaef7e32013-07-26 12:29:14 +05301863 .mode_ofs = 0x44,
1864 .length_ofs = 0x48,
Mark A. Greer0d373d62012-12-21 10:04:08 -07001865 .major_mask = 0x0700,
1866 .major_shift = 8,
1867 .minor_mask = 0x003f,
1868 .minor_shift = 0,
1869};
1870
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301871static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
1872 {
1873 .algs_list = algs_sha1_md5,
1874 .size = ARRAY_SIZE(algs_sha1_md5),
1875 },
1876 {
1877 .algs_list = algs_sha224_sha256,
1878 .size = ARRAY_SIZE(algs_sha224_sha256),
1879 },
1880 {
1881 .algs_list = algs_sha384_sha512,
1882 .size = ARRAY_SIZE(algs_sha384_sha512),
1883 },
1884};
1885
1886static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
1887 .algs_info = omap_sham_algs_info_omap5,
1888 .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
1889 .flags = BIT(FLAGS_AUTO_XOR),
1890 .digest_size = SHA512_DIGEST_SIZE,
1891 .copy_hash = omap_sham_copy_hash_omap4,
1892 .write_ctrl = omap_sham_write_ctrl_omap4,
1893 .trigger = omap_sham_trigger_omap4,
1894 .poll_irq = omap_sham_poll_irq_omap4,
1895 .intr_hdlr = omap_sham_irq_omap4,
1896 .idigest_ofs = 0x240,
1897 .odigest_ofs = 0x200,
1898 .din_ofs = 0x080,
1899 .digcnt_ofs = 0x280,
1900 .rev_ofs = 0x100,
1901 .mask_ofs = 0x110,
1902 .sysstatus_ofs = 0x114,
1903 .mode_ofs = 0x284,
1904 .length_ofs = 0x288,
1905 .major_mask = 0x0700,
1906 .major_shift = 8,
1907 .minor_mask = 0x003f,
1908 .minor_shift = 0,
1909};
1910
Mark A. Greer03feec92012-12-21 10:04:06 -07001911static const struct of_device_id omap_sham_of_match[] = {
1912 {
1913 .compatible = "ti,omap2-sham",
Mark A. Greer0d373d62012-12-21 10:04:08 -07001914 .data = &omap_sham_pdata_omap2,
1915 },
1916 {
Pali Roháreddca852015-02-26 14:49:53 +01001917 .compatible = "ti,omap3-sham",
1918 .data = &omap_sham_pdata_omap2,
1919 },
1920 {
Mark A. Greer0d373d62012-12-21 10:04:08 -07001921 .compatible = "ti,omap4-sham",
1922 .data = &omap_sham_pdata_omap4,
Mark A. Greer03feec92012-12-21 10:04:06 -07001923 },
Lokesh Vutla7d7c7042013-07-26 12:29:15 +05301924 {
1925 .compatible = "ti,omap5-sham",
1926 .data = &omap_sham_pdata_omap5,
1927 },
Mark A. Greer03feec92012-12-21 10:04:06 -07001928 {},
1929};
1930MODULE_DEVICE_TABLE(of, omap_sham_of_match);
1931
1932static int omap_sham_get_res_of(struct omap_sham_dev *dd,
1933 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001934{
Mark A. Greer03feec92012-12-21 10:04:06 -07001935 struct device_node *node = dev->of_node;
1936 const struct of_device_id *match;
1937 int err = 0;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001938
Mark A. Greer03feec92012-12-21 10:04:06 -07001939 match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
1940 if (!match) {
1941 dev_err(dev, "no compatible OF match\n");
1942 err = -EINVAL;
1943 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001944 }
Samu Onkalo584db6a2010-09-03 19:20:19 +08001945
Mark A. Greer03feec92012-12-21 10:04:06 -07001946 err = of_address_to_resource(node, 0, res);
1947 if (err < 0) {
1948 dev_err(dev, "can't translate OF node address\n");
1949 err = -EINVAL;
1950 goto err;
1951 }
1952
Thierry Redingf7578492013-09-18 15:24:44 +02001953 dd->irq = irq_of_parse_and_map(node, 0);
Mark A. Greer03feec92012-12-21 10:04:06 -07001954 if (!dd->irq) {
1955 dev_err(dev, "can't translate OF irq value\n");
1956 err = -EINVAL;
1957 goto err;
1958 }
1959
Mark A. Greer0d373d62012-12-21 10:04:08 -07001960 dd->pdata = match->data;
Mark A. Greer03feec92012-12-21 10:04:06 -07001961
1962err:
1963 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001964}
Mark A. Greer03feec92012-12-21 10:04:06 -07001965#else
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001966static const struct of_device_id omap_sham_of_match[] = {
1967 {},
1968};
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001969
Mark A. Greerc3c3b322013-01-15 13:53:02 -07001970static int omap_sham_get_res_of(struct omap_sham_dev *dd,
Mark A. Greer03feec92012-12-21 10:04:06 -07001971 struct device *dev, struct resource *res)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001972{
Mark A. Greer03feec92012-12-21 10:04:06 -07001973 return -EINVAL;
1974}
1975#endif
1976
1977static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
1978 struct platform_device *pdev, struct resource *res)
1979{
1980 struct device *dev = &pdev->dev;
1981 struct resource *r;
1982 int err = 0;
1983
1984 /* Get the base address */
1985 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1986 if (!r) {
1987 dev_err(dev, "no MEM resource info\n");
1988 err = -ENODEV;
1989 goto err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08001990 }
Mark A. Greer03feec92012-12-21 10:04:06 -07001991 memcpy(res, r, sizeof(*res));
1992
1993 /* Get the IRQ */
1994 dd->irq = platform_get_irq(pdev, 0);
1995 if (dd->irq < 0) {
1996 dev_err(dev, "no IRQ resource info\n");
1997 err = dd->irq;
1998 goto err;
1999 }
2000
Mark A. Greer0d373d62012-12-21 10:04:08 -07002001 /* Only OMAP2/3 can be non-DT */
2002 dd->pdata = &omap_sham_pdata_omap2;
2003
Mark A. Greer03feec92012-12-21 10:04:06 -07002004err:
2005 return err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002006}
2007
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08002008static int omap_sham_probe(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002009{
2010 struct omap_sham_dev *dd;
2011 struct device *dev = &pdev->dev;
Mark A. Greer03feec92012-12-21 10:04:06 -07002012 struct resource res;
Mark A. Greerdfd061d2012-12-21 10:04:04 -07002013 dma_cap_mask_t mask;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002014 int err, i, j;
Mark A. Greer0d373d62012-12-21 10:04:08 -07002015 u32 rev;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002016
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302017 dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002018 if (dd == NULL) {
2019 dev_err(dev, "unable to alloc data struct.\n");
2020 err = -ENOMEM;
2021 goto data_err;
2022 }
2023 dd->dev = dev;
2024 platform_set_drvdata(pdev, dd);
2025
2026 INIT_LIST_HEAD(&dd->list);
2027 spin_lock_init(&dd->lock);
2028 tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002029 crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
2030
Mark A. Greer03feec92012-12-21 10:04:06 -07002031 err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
2032 omap_sham_get_res_pdev(dd, pdev, &res);
2033 if (err)
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302034 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002035
Laurent Navet30862282013-05-02 14:00:38 +02002036 dd->io_base = devm_ioremap_resource(dev, &res);
2037 if (IS_ERR(dd->io_base)) {
2038 err = PTR_ERR(dd->io_base);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302039 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002040 }
Mark A. Greer03feec92012-12-21 10:04:06 -07002041 dd->phys_base = res.start;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002042
Lokesh Vutla0de9c382013-07-26 12:29:16 +05302043 err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
2044 IRQF_TRIGGER_NONE, dev_name(dev), dd);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002045 if (err) {
Lokesh Vutla0de9c382013-07-26 12:29:16 +05302046 dev_err(dev, "unable to request irq %d, err = %d\n",
2047 dd->irq, err);
Lokesh Vutla7a7e4b72013-07-26 12:29:17 +05302048 goto data_err;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002049 }
2050
Mark A. Greerdfd061d2012-12-21 10:04:04 -07002051 dma_cap_zero(mask);
2052 dma_cap_set(DMA_SLAVE, mask);
2053
Peter Ujfalusidbe24622016-04-29 16:03:41 +03002054 dd->dma_lch = dma_request_chan(dev, "rx");
2055 if (IS_ERR(dd->dma_lch)) {
2056 err = PTR_ERR(dd->dma_lch);
2057 if (err == -EPROBE_DEFER)
2058 goto data_err;
2059
Lokesh Vutlab8411cc2013-08-20 20:32:34 +05302060 dd->polling_mode = 1;
2061 dev_dbg(dev, "using polling mode instead of dma\n");
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002062 }
2063
Mark A. Greer0d373d62012-12-21 10:04:08 -07002064 dd->flags |= dd->pdata->flags;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002065
Tero Kristoe93f7672016-06-22 16:23:34 +03002066 pm_runtime_use_autosuspend(dev);
2067 pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
2068
Mark A. Greerb359f032012-12-21 10:04:02 -07002069 pm_runtime_enable(dev);
Vutla, Lokeshb0a3d892015-03-31 09:52:24 +05302070 pm_runtime_irq_safe(dev);
Pali Rohár604c3102015-03-08 11:01:01 +01002071
2072 err = pm_runtime_get_sync(dev);
2073 if (err < 0) {
2074 dev_err(dev, "failed to get sync: %d\n", err);
2075 goto err_pm;
2076 }
2077
Mark A. Greer0d373d62012-12-21 10:04:08 -07002078 rev = omap_sham_read(dd, SHA_REG_REV(dd));
2079 pm_runtime_put_sync(&pdev->dev);
Mark A. Greerb359f032012-12-21 10:04:02 -07002080
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002081 dev_info(dev, "hw accel on OMAP rev %u.%u\n",
Mark A. Greer0d373d62012-12-21 10:04:08 -07002082 (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
2083 (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002084
2085 spin_lock(&sham.lock);
2086 list_add_tail(&dd->list, &sham.dev_list);
2087 spin_unlock(&sham.lock);
2088
Mark A. Greerd20fb182012-12-21 10:04:09 -07002089 for (i = 0; i < dd->pdata->algs_info_size; i++) {
2090 for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
Tero Kristo99a7fff2016-09-19 18:22:12 +03002091 struct ahash_alg *alg;
2092
2093 alg = &dd->pdata->algs_info[i].algs_list[j];
2094 alg->export = omap_sham_export;
2095 alg->import = omap_sham_import;
Tero Kristoa84d3512016-09-19 18:22:18 +03002096 alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
2097 BUFLEN;
Tero Kristo99a7fff2016-09-19 18:22:12 +03002098 err = crypto_register_ahash(alg);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002099 if (err)
2100 goto err_algs;
2101
2102 dd->pdata->algs_info[i].registered++;
2103 }
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002104 }
2105
2106 return 0;
2107
2108err_algs:
Mark A. Greerd20fb182012-12-21 10:04:09 -07002109 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2110 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2111 crypto_unregister_ahash(
2112 &dd->pdata->algs_info[i].algs_list[j]);
Pali Rohár604c3102015-03-08 11:01:01 +01002113err_pm:
Mark A. Greerb359f032012-12-21 10:04:02 -07002114 pm_runtime_disable(dev);
Dan Carpenterd462e322016-05-18 13:39:05 +03002115 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002116 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002117data_err:
2118 dev_err(dev, "initialization failed.\n");
2119
2120 return err;
2121}
2122
Greg Kroah-Hartman49cfe4d2012-12-21 13:14:09 -08002123static int omap_sham_remove(struct platform_device *pdev)
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002124{
2125 static struct omap_sham_dev *dd;
Mark A. Greerd20fb182012-12-21 10:04:09 -07002126 int i, j;
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002127
2128 dd = platform_get_drvdata(pdev);
2129 if (!dd)
2130 return -ENODEV;
2131 spin_lock(&sham.lock);
2132 list_del(&dd->list);
2133 spin_unlock(&sham.lock);
Mark A. Greerd20fb182012-12-21 10:04:09 -07002134 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
2135 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
2136 crypto_unregister_ahash(
2137 &dd->pdata->algs_info[i].algs_list[j]);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002138 tasklet_kill(&dd->done_task);
Mark A. Greerb359f032012-12-21 10:04:02 -07002139 pm_runtime_disable(&pdev->dev);
Mark A. Greerf13ab862013-11-12 13:12:27 -07002140
Peter Ujfalusidbe24622016-04-29 16:03:41 +03002141 if (!dd->polling_mode)
Mark A. Greerf13ab862013-11-12 13:12:27 -07002142 dma_release_channel(dd->dma_lch);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002143
2144 return 0;
2145}
2146
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002147#ifdef CONFIG_PM_SLEEP
2148static int omap_sham_suspend(struct device *dev)
2149{
2150 pm_runtime_put_sync(dev);
2151 return 0;
2152}
2153
2154static int omap_sham_resume(struct device *dev)
2155{
Pali Rohár604c3102015-03-08 11:01:01 +01002156 int err = pm_runtime_get_sync(dev);
2157 if (err < 0) {
2158 dev_err(dev, "failed to get sync: %d\n", err);
2159 return err;
2160 }
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002161 return 0;
2162}
2163#endif
2164
Jingoo Hanae12fe22014-02-27 20:33:32 +09002165static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002166
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002167static struct platform_driver omap_sham_driver = {
2168 .probe = omap_sham_probe,
2169 .remove = omap_sham_remove,
2170 .driver = {
2171 .name = "omap-sham",
Mark A. Greer3b3f4402012-12-21 10:04:03 -07002172 .pm = &omap_sham_pm_ops,
Mark A. Greer03feec92012-12-21 10:04:06 -07002173 .of_match_table = omap_sham_of_match,
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002174 },
2175};
2176
Sachin Kamat02613702013-03-04 15:09:43 +05302177module_platform_driver(omap_sham_driver);
Dmitry Kasatkin8628e7c2010-05-03 11:10:59 +08002178
2179MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
2180MODULE_LICENSE("GPL v2");
2181MODULE_AUTHOR("Dmitry Kasatkin");
Joni Lapilainen718249d2013-10-26 23:00:41 +02002182MODULE_ALIAS("platform:omap-sham");