Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 1 | /* |
yang.li | 2477037 | 2022-01-11 15:21:49 +0800 | [diff] [blame] | 2 | * Copyright (c) 2021-2022 Amlogic, Inc. All rights reserved. |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 3 | * |
yang.li | 2477037 | 2022-01-11 15:21:49 +0800 | [diff] [blame] | 4 | * SPDX-License-Identifier: MIT |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 5 | */ |
yang.li | 2477037 | 2022-01-11 15:21:49 +0800 | [diff] [blame] | 6 | |
Xiaohu.Huang | 6095045 | 2022-03-12 22:51:01 +0800 | [diff] [blame] | 7 | #include <stdio.h> |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 8 | #include "ddr.h" |
| 9 | #include "common.h" |
| 10 | #include "register.h" |
| 11 | #include "FreeRTOS.h" |
| 12 | #include "task.h" |
| 13 | #include "soc.h" |
| 14 | |
| 15 | /* io defines */ |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 16 | #define wr_reg(addr, val) ((*((volatile uint32_t *)(addr))) = (val)) |
| 17 | #define rd_reg(addr) (*((volatile uint32_t *)(addr))) |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 18 | |
| 19 | /*clear [mask] 0 bits in [addr], set these 0 bits with [value] corresponding bits*/ |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 20 | #define modify_reg(addr, value, mask) wr_reg(addr, ((rd_reg(addr) & (mask)) | (value))) |
| 21 | #define wait_set(addr, loc) \ |
| 22 | do { \ |
| 23 | } while (0 == (rd_reg(addr) & (1 << loc))) |
| 24 | #define wait_clr(addr, loc) \ |
| 25 | do { \ |
| 26 | } while (1 == (rd_reg(addr) & (1 << loc))) |
| 27 | #define wait_equal(addr, data) \ |
| 28 | do { \ |
| 29 | } while (data != (rd_reg(addr))) |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 30 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 31 | #define _udelay(tim) vTaskDelay(tim) |
| 32 | #define DDR_SUSPEND_MODE_MANUAL_TRIGGER_DFI_INIT_START 2 |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 33 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 34 | unsigned int g_nAPDSet; |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 35 | void vDDR_suspend(uint32_t st_f) |
| 36 | { |
| 37 | //printf("aml log : DDR suspend...dummy\n"); |
| 38 | //return; |
| 39 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 40 | (void)st_f; |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 41 | //unsigned int time_start, time_end; |
| 42 | printf("Enter ddr suspend\n"); |
| 43 | |
| 44 | //return ; |
| 45 | |
| 46 | while (0xfffffff != rd_reg(DMC_CHAN_STS)) { |
| 47 | printf("DMC_CHAN_STS: 0x%x\n", rd_reg(DMC_CHAN_STS)); |
| 48 | vTaskDelay(pdMS_TO_TICKS(100000)); |
| 49 | } |
| 50 | |
| 51 | //time_start = rd_reg(P_ISA_TIMERE); |
| 52 | |
| 53 | /* open DMC reg access for M3 */ |
| 54 | //apb_sec_ctrl = rd_reg(DDR_APB_SEC_CTRL); |
| 55 | //wr_reg(DDR_APB_SEC_CTRL,0x91911); |
| 56 | |
| 57 | wr_reg(DMC_REQ_CTRL, 0); //bit0: A53. |
| 58 | _udelay(1); |
| 59 | |
| 60 | /* suspend flow */ |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 61 | while ((((rd_reg(DMC_DRAM_STAT)) & 0xf0) != 0) && |
| 62 | (((rd_reg(DMC_DRAM_STAT)) & 0xf0) != 0x40)) { |
| 63 | // printf("DMC_DRAM_STAT11: 0x%x\n", rd_reg(DMC_DRAM_STAT)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 64 | vTaskDelay(pdMS_TO_TICKS(1)); |
| 65 | } |
| 66 | #ifdef DDR_SUSPEND_MODE_DMC_TRIGGER_SUSPEND_1 |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 67 | wr_reg(DMC_DRAM_ASR_CTRL, |
| 68 | (1 << 18)); //bit 18 will auto trigger dfi init start cmd when scfg set to value 2 |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 69 | wr_reg(DMC_DRAM_SCFG, 2); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 70 | while (((((rd_reg(DMC_DRAM_STAT)) >> 4) & 0xf) != 3)) { |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 71 | //printf("DMC_DRAM_STAT22: 0x%x\n", readl(DMC_DRAM_STAT)); |
| 72 | //_udelay(1);//do not add any delay,since use ao cpu maybe speed too slow |
| 73 | } |
| 74 | |
| 75 | #endif |
| 76 | |
| 77 | #ifdef DDR_SUSPEND_MODE_MANUAL_TRIGGER_DFI_INIT_START |
| 78 | wr_reg(DMC_DRAM_SCFG, 1); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 79 | while (((((rd_reg(DMC_DRAM_STAT)) >> 4) & 0xf) != 1)) { |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 80 | //printf("DMC_DRAM_STAT22: 0x%x\n", readl(DMC_DRAM_STAT)); |
| 81 | //_udelay(1);//do not add any delay,since use ao cpu maybe speed too slow |
| 82 | } |
| 83 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 84 | wr_reg(DMC_DRAM_DFIINITCFG, (1 | (0 << 1) | (0 << 6) | (0 << 14) | (1 << 8))); |
| 85 | vTaskDelay(pdMS_TO_TICKS(1)); |
| 86 | wait_clr(DMC_DRAM_DFIINITCFG, 31); |
| 87 | #endif //final version, wait_clr |
| 88 | vTaskDelay(pdMS_TO_TICKS(3)); |
| 89 | wr_reg(AM_DDR_PLL_CNTL0, (rd_reg(AM_DDR_PLL_CNTL0) & (~(0xf << 28))) | (1 << 29)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 90 | |
| 91 | /* print time consumption */ |
| 92 | //time_end = rd_reg(P_ISA_TIMERE); |
| 93 | //printf("ddr suspend time: %dus\n", time_end - time_start); |
| 94 | printf("\nddr suspend is done\n"); |
| 95 | //ddr_suspend_resume_test((1024<<20), 100, 3, 3, 0, 0); |
| 96 | //ddr_suspend_resume_test((80<<20), 10000000, 0, 3, 0, 0); |
| 97 | } |
| 98 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 99 | static unsigned int pll_lock(void) |
| 100 | { |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 101 | unsigned int lock_cnt = 100; |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 102 | |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 103 | do { |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 104 | wr_reg(AM_DDR_PLL_CNTL0, (rd_reg(AM_DDR_PLL_CNTL0) & (~(0xf << 28))) | (1 << 29)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 105 | vTaskDelay(pdMS_TO_TICKS(1)); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 106 | wr_reg(AM_DDR_PLL_CNTL0, (rd_reg(AM_DDR_PLL_CNTL0) & (~(0x1 << 29))) | (1 << 28)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 107 | vTaskDelay(pdMS_TO_TICKS(200)); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 108 | } while ((0 == ((rd_reg(AM_DDR_PLL_CNTL0) >> 31) & 0x1)) && (lock_cnt--)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 109 | return lock_cnt; |
| 110 | } |
| 111 | |
| 112 | void vDDR_resume(uint32_t st_f) |
| 113 | { |
| 114 | //unsigned int time_start, time_end; |
| 115 | unsigned int ret = 0; |
| 116 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 117 | (void)st_f; |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 118 | printf("Enter ddr resume\n"); |
| 119 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 120 | //return; |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 121 | |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 122 | //time_start = rd_reg(P_ISA_TIMERE); |
| 123 | /* resume flow */ |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 124 | ret = pll_lock(); |
| 125 | if (!ret) { |
| 126 | printf("ddr pll lock r1\n"); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 127 | wr_reg(AM_DDR_PLL_CNTL3, rd_reg(AM_DDR_PLL_CNTL3) | (1 << 31)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 128 | ret = pll_lock(); |
| 129 | if (!ret) { |
| 130 | printf("ddr pll lock r2\n"); |
| 131 | wr_reg(AM_DDR_PLL_CNTL6, 0x55540000); |
| 132 | ret = pll_lock(); |
| 133 | if (!ret) { |
| 134 | printf("ddr pll lock r2\n"); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 135 | while (1) |
| 136 | ; |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 137 | } |
| 138 | } |
| 139 | } |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 140 | |
| 141 | #ifdef DDR_SUSPEND_MODE_DMC_TRIGGER_SUSPEND_1 |
| 142 | |
| 143 | #endif |
| 144 | |
| 145 | #ifdef DDR_SUSPEND_MODE_MANUAL_TRIGGER_DFI_INIT_START |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 146 | wr_reg(DMC_DRAM_DFIINITCFG, (0 | (0 << 1) | (0 << 6) | (0 << 14) | (1 << 8))); |
| 147 | vTaskDelay(pdMS_TO_TICKS(1)); |
| 148 | wait_set(DMC_DRAM_DFIINITCFG, 31); |
| 149 | vTaskDelay(pdMS_TO_TICKS(100)); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 150 | #endif |
| 151 | wr_reg(DMC_DRAM_SCFG, 4); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 152 | while (((((rd_reg(DMC_DRAM_STAT)) >> 4) & 0xf) != 2)) { |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 153 | //printf("DMC_DRAM_STAT22: 0x%x\n", readl(DMC_DRAM_STAT)); |
| 154 | //_udelay(1);//do not add any delay,since use ao cpu maybe speed too slow |
| 155 | } |
| 156 | |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 157 | wr_reg(DMC_REQ_CTRL, 0xffffffff); |
| 158 | //wr_reg(DDR_APB_SEC_CTRL, apb_sec_ctrl); |
| 159 | /* print time consumption */ |
| 160 | //time_end = readl(P_ISA_TIMERE); |
| 161 | //printf("ddr resume time: %dus\n", time_end - time_start); |
| 162 | // unsigned int ddr_bist_test_error = 0; |
| 163 | //ddr_bist_test_error = dmc_ddr_test(dram_base, 0, 1, 1, test_size, 1, 0) + ddr_bist_test_error; |
| 164 | //ddr_bist_test_error = dmc_ddr_test(0, 0, 1, 1, (80<<20), 1, 0) + ddr_bist_test_error; |
| 165 | //printf("ddr_bist_test_error = %d\n", ddr_bist_test_error); |
| 166 | //wr_reg(0xfe002440, 2); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 167 | // wr_reg(0xfe002440, 0); |
| 168 | // _udelay(300); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 169 | //ddr_bist_test_error = dmc_ddr_test(0, 1, 0, 0, (1<<20), 1, 0) + ddr_bist_test_error; |
| 170 | //ddr_bist_test_error = dmc_ddr_test(0, 0, 1, 1, (1<<20), 1, 0) + ddr_bist_test_error; |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 171 | // printf("ddr_bist_test_error = %d\n", ddr_bist_test_error); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 172 | //ddr_suspend_resume_test((1<<20), 2, 1, 3, 0, 0); |
| 173 | //ddr_suspend_resume_test((1<<20), 0, 1, 3, 0, 0); |
| 174 | //_udelay(300); |
xiaohu.huang | 2beac51 | 2022-05-07 15:10:04 +0800 | [diff] [blame^] | 175 | // wr_reg(DMC_REQ_CTRL, 0xffffffff); |
Kelvin Zhang | c4c3dd1 | 2021-12-24 20:59:18 +0800 | [diff] [blame] | 176 | printf("ddr resume done\n"); |
| 177 | } |