blob: 8ce89a82757d701e15a37b7c473daaef581c6bee [file] [log] [blame]
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +08001/*
2 * Copyright (c) 2021-2022 Amlogic, Inc. All rights reserved.
3 *
4 * SPDX-License-Identifier: MIT
5 */
6
7#include <stdio.h>
8#include "interrupt_control.h"
9#include "common.h"
10#include "riscv_encoding.h"
11#include "register.h"
12
xiaohu.huang38262102022-05-06 22:21:48 +080013// Configure PMP to make all the address space accesable and executable
14void eclic_init(uint32_t num_irq)
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080015{
xiaohu.huang38262102022-05-06 22:21:48 +080016 typedef volatile uint32_t vuint32_t;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080017
xiaohu.huang38262102022-05-06 22:21:48 +080018 //clear cfg register
19 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_CFG_OFFSET) = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080020
xiaohu.huang38262102022-05-06 22:21:48 +080021 //clear minthresh register
22 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_MTH_OFFSET) = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080023
xiaohu.huang38262102022-05-06 22:21:48 +080024 //clear all IP/IE/ATTR/CTRL bits for all interrupt sources
25 vuint32_t *ptr;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080026
xiaohu.huang38262102022-05-06 22:21:48 +080027 vuint32_t *base = (vuint32_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IP_OFFSET);
28 vuint32_t *upper = (vuint32_t *)(base + num_irq * 4);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080029
xiaohu.huang38262102022-05-06 22:21:48 +080030 for (ptr = base; ptr < upper; ptr = ptr + 4)
31 *ptr = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080032
xiaohu.huang38262102022-05-06 22:21:48 +080033 clean_int_src();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080034}
35
36void print_eclic(void)
37{
38 typedef volatile uint32_t vuint32_t;
39
xiaohu.huang38262102022-05-06 22:21:48 +080040 vuint32_t *ptr = (vuint32_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IP_OFFSET + 7 * 4);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080041
xiaohu.huang38262102022-05-06 22:21:48 +080042 printf("\nTIME=0x%lx\n", *ptr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080043}
44
xiaohu.huang38262102022-05-06 22:21:48 +080045void eclic_enable_interrupt(uint32_t source)
46{
47 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IE_OFFSET + source * 4) = 1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080048}
49
xiaohu.huang38262102022-05-06 22:21:48 +080050void eclic_disable_interrupt(uint32_t source)
51{
52 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IE_OFFSET + source * 4) = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080053}
54
xiaohu.huang38262102022-05-06 22:21:48 +080055void eclic_set_pending(uint32_t source)
56{
57 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IP_OFFSET + source * 4) = 1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080058}
59
xiaohu.huang38262102022-05-06 22:21:48 +080060void eclic_clear_pending(uint32_t source)
61{
62 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_IP_OFFSET + source * 4) = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080063}
64
xiaohu.huang38262102022-05-06 22:21:48 +080065void eclic_set_intctrl(uint32_t source, uint8_t intctrl)
66{
67 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_CTRL_OFFSET + source * 4) = intctrl;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080068}
69
xiaohu.huang38262102022-05-06 22:21:48 +080070uint8_t eclic_get_intctrl(uint32_t source)
71{
72 return *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_CTRL_OFFSET + source * 4);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080073}
74
xiaohu.huang38262102022-05-06 22:21:48 +080075void eclic_set_intattr(uint32_t source, uint8_t intattr)
76{
77 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_ATTR_OFFSET + source * 4) = intattr;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080078}
79
xiaohu.huang38262102022-05-06 22:21:48 +080080uint8_t eclic_get_intattr(uint32_t source)
81{
82 return *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_INT_ATTR_OFFSET + source * 4);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080083}
84
xiaohu.huang38262102022-05-06 22:21:48 +080085void eclic_set_cliccfg(uint8_t cliccfg)
86{
87 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_CFG_OFFSET) = cliccfg;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080088}
89
xiaohu.huang38262102022-05-06 22:21:48 +080090uint8_t eclic_get_cliccfg(void)
91{
92 return *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_CFG_OFFSET);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080093}
94
xiaohu.huang38262102022-05-06 22:21:48 +080095void eclic_set_mth(uint8_t mth)
96{
97 *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_MTH_OFFSET) = mth;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +080098}
99
xiaohu.huang38262102022-05-06 22:21:48 +0800100uint8_t eclic_get_mth(void)
101{
102 return *(volatile uint8_t *)(ECLIC_ADDR_BASE + ECLIC_MTH_OFFSET);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800103}
104
105//sets nlbits
xiaohu.huang38262102022-05-06 22:21:48 +0800106void eclic_set_nlbits(uint8_t nlbits)
107{
108 //shift nlbits to correct position
109 uint8_t nlbits_shifted = nlbits << ECLIC_CFG_NLBITS_LSB;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800110
xiaohu.huang38262102022-05-06 22:21:48 +0800111 //read the current cliccfg
112 uint8_t old_cliccfg = eclic_get_cliccfg();
113 uint8_t new_cliccfg =
114 (old_cliccfg & (~ECLIC_CFG_NLBITS_MASK)) | (ECLIC_CFG_NLBITS_MASK & nlbits_shifted);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800115
xiaohu.huang38262102022-05-06 22:21:48 +0800116 eclic_set_cliccfg(new_cliccfg);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800117}
118
119//get nlbits
xiaohu.huang38262102022-05-06 22:21:48 +0800120uint8_t eclic_get_nlbits(void)
121{
122 //extract nlbits
123 uint8_t nlbits = eclic_get_cliccfg();
124
125 nlbits = (nlbits & ECLIC_CFG_NLBITS_MASK) >> ECLIC_CFG_NLBITS_LSB;
126 return nlbits;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800127}
128
129//sets an interrupt level based encoding of nlbits and CLICINTCTLBITS
xiaohu.huang38262102022-05-06 22:21:48 +0800130void eclic_set_irq_lvl(uint32_t source, uint8_t lvl)
131{
132 //extract nlbits
133 uint8_t nlbits = eclic_get_nlbits();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800134
xiaohu.huang38262102022-05-06 22:21:48 +0800135 if (nlbits > CLICINTCTLBITS)
136 nlbits = CLICINTCTLBITS;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800137
xiaohu.huang38262102022-05-06 22:21:48 +0800138 //shift lvl right to mask off unused bits
139 lvl = lvl >> (8 - nlbits);
140 //shift lvl into correct bit position
141 lvl = lvl << (8 - nlbits);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800142
xiaohu.huang38262102022-05-06 22:21:48 +0800143 //write to clicintctrl
144 uint8_t current_intctrl = eclic_get_intctrl(source);
145 //shift intctrl left to mask off unused bits
146 current_intctrl = current_intctrl << nlbits;
147 //shift intctrl into correct bit position
148 current_intctrl = current_intctrl >> nlbits;
149
150 eclic_set_intctrl(source, (current_intctrl | lvl));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800151}
152
153//gets an interrupt level based encoding of nlbits
xiaohu.huang38262102022-05-06 22:21:48 +0800154uint8_t eclic_get_irq_lvl(uint32_t source)
155{
156 //extract nlbits
157 uint8_t nlbits = eclic_get_nlbits();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800158
xiaohu.huang38262102022-05-06 22:21:48 +0800159 if (nlbits > CLICINTCTLBITS)
160 nlbits = CLICINTCTLBITS;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800161
xiaohu.huang38262102022-05-06 22:21:48 +0800162 uint8_t intctrl = eclic_get_intctrl(source);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800163
xiaohu.huang38262102022-05-06 22:21:48 +0800164 //shift intctrl
165 intctrl = intctrl >> (8 - nlbits);
166 //shift intctrl
167 uint8_t lvl = intctrl << (8 - nlbits);
168
169 return lvl;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800170}
171
xiaohu.huang38262102022-05-06 22:21:48 +0800172void eclic_set_irq_lvl_abs(uint32_t source, uint8_t lvl_abs)
173{
174 //extract nlbits
175 uint8_t nlbits = eclic_get_nlbits();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800176
xiaohu.huang38262102022-05-06 22:21:48 +0800177 if (nlbits > CLICINTCTLBITS)
178 nlbits = CLICINTCTLBITS;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800179
xiaohu.huang38262102022-05-06 22:21:48 +0800180 //shift lvl_abs into correct bit position
181 uint8_t lvl = lvl_abs << (8 - nlbits);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800182
xiaohu.huang38262102022-05-06 22:21:48 +0800183 //write to clicintctrl
184 uint8_t current_intctrl = eclic_get_intctrl(source);
185 //shift intctrl left to mask off unused bits
186 current_intctrl = current_intctrl << nlbits;
187 //shift intctrl into correct bit position
188 current_intctrl = current_intctrl >> nlbits;
189
190 eclic_set_intctrl(source, (current_intctrl | lvl));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800191}
192
xiaohu.huang38262102022-05-06 22:21:48 +0800193uint8_t eclic_get_irq_lvl_abs(uint32_t source)
194{
195 //extract nlbits
196 uint8_t nlbits = eclic_get_nlbits();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800197
xiaohu.huang38262102022-05-06 22:21:48 +0800198 if (nlbits > CLICINTCTLBITS)
199 nlbits = CLICINTCTLBITS;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800200
xiaohu.huang38262102022-05-06 22:21:48 +0800201 uint8_t intctrl = eclic_get_intctrl(source);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800202
xiaohu.huang38262102022-05-06 22:21:48 +0800203 //shift intctrl
204 intctrl = intctrl >> (8 - nlbits);
205 //shift intctrl
206 uint8_t lvl_abs = intctrl;
207
208 return lvl_abs;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800209}
210
xiaohu.huang38262102022-05-06 22:21:48 +0800211void eclic_set_irq_pri(uint32_t source, uint8_t pri)
212{
213 //extract nlbits
214 uint8_t nlbits = eclic_get_nlbits();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800215
xiaohu.huang38262102022-05-06 22:21:48 +0800216 if (nlbits > CLICINTCTLBITS)
217 nlbits = CLICINTCTLBITS;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800218
xiaohu.huang38262102022-05-06 22:21:48 +0800219 //write to clicintctrl
220 uint8_t current_intctrl = eclic_get_intctrl(source);
221 //shift intctrl left to mask off unused bits
222 current_intctrl = current_intctrl >> (8 - nlbits);
223 //shift intctrl into correct bit position
224 current_intctrl = current_intctrl << (8 - nlbits);
225
226 eclic_set_intctrl(source, (current_intctrl | pri));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800227}
228
xiaohu.huang38262102022-05-06 22:21:48 +0800229void eclic_mode_enable(void)
230{
231 uint32_t mtvec_value = read_csr(mtvec);
232
233 mtvec_value = mtvec_value & 0xFFFFFFC0;
234 mtvec_value = mtvec_value | 0x00000003;
235 write_csr(mtvec, mtvec_value);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800236}
237
238//sets vector-mode or non-vector mode
xiaohu.huang38262102022-05-06 22:21:48 +0800239void eclic_set_vmode(uint32_t source)
240{
241 //read the current attr
242 uint8_t old_intattr = eclic_get_intattr(source);
243 // Keep other bits unchanged and only set the LSB bit
244 uint8_t new_intattr = (old_intattr | 0x1);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800245
xiaohu.huang38262102022-05-06 22:21:48 +0800246 eclic_set_intattr(source, new_intattr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800247}
248
xiaohu.huang38262102022-05-06 22:21:48 +0800249void eclic_set_nonvmode(uint32_t source)
250{
251 //read the current attr
252 uint8_t old_intattr = eclic_get_intattr(source);
253 // Keep other bits unchanged and only clear the LSB bit
254 uint8_t new_intattr = (old_intattr & (~0x1));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800255
xiaohu.huang38262102022-05-06 22:21:48 +0800256 eclic_set_intattr(source, new_intattr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800257}
258
259//sets interrupt as level sensitive
260//Bit 1, trig[0], is defined as "edge-triggered" (0: level-triggered, 1: edge-triggered);
261//Bit 2, trig[1], is defined as "negative-edge" (0: positive-edge, 1: negative-edge).
262
xiaohu.huang38262102022-05-06 22:21:48 +0800263void eclic_set_level_trig(uint32_t source)
264{
265 //read the current attr
266 uint8_t old_intattr = eclic_get_intattr(source);
267 // Keep other bits unchanged and only clear the bit 1
268 uint8_t new_intattr = (old_intattr & (~0x2));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800269
xiaohu.huang38262102022-05-06 22:21:48 +0800270 eclic_set_intattr(source, new_intattr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800271}
272
xiaohu.huang38262102022-05-06 22:21:48 +0800273void eclic_set_posedge_trig(uint32_t source)
274{
275 //read the current attr
276 uint8_t old_intattr = eclic_get_intattr(source);
277 // Keep other bits unchanged and only set the bit 1
278 uint8_t new_intattr = (old_intattr | 0x2);
279 // Keep other bits unchanged and only clear the bit 2
280 new_intattr = (new_intattr & (~0x4));
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800281
xiaohu.huang38262102022-05-06 22:21:48 +0800282 eclic_set_intattr(source, new_intattr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800283}
284
xiaohu.huang38262102022-05-06 22:21:48 +0800285void eclic_set_negedge_trig(uint32_t source)
286{
287 //read the current attr
288 uint8_t old_intattr = eclic_get_intattr(source);
289 // Keep other bits unchanged and only set the bit 1
290 uint8_t new_intattr = (old_intattr | 0x2);
291 // Keep other bits unchanged and only set the bit 2
292 new_intattr = (new_intattr | 0x4);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800293
xiaohu.huang38262102022-05-06 22:21:48 +0800294 eclic_set_intattr(source, new_intattr);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800295}
296
297extern void core_wfe(void);
xiaohu.huang38262102022-05-06 22:21:48 +0800298void wfe(void)
299{
300 core_wfe();
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800301}
302
303void clean_int_src(void)
304{
xiaohu.huang38262102022-05-06 22:21:48 +0800305 for (uint32_t i = 0; i < 8; i++)
306 REG32(AOCPU_IRQ_SEL0 + i * 4) = 0;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800307}
308
309int int_src_sel(uint32_t ulIrq, uint32_t src)
310{
311 uint32_t index;
312
xiaohu.huang38262102022-05-06 22:21:48 +0800313 if (ulIrq < ECLIC_INTERNAL_NUM_INTERRUPTS || ulIrq > ECLIC_NUM_INTERRUPTS) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800314 printf("Error ulIrq!\n");
315 return -1;
316 }
317
318 if (src > 0xff) {
319 printf("Error src!\n");
320 return -2;
321 }
322
323 ulIrq -= ECLIC_INTERNAL_NUM_INTERRUPTS;
324
xiaohu.huang38262102022-05-06 22:21:48 +0800325 index = ulIrq / 4;
326 REG32(AOCPU_IRQ_SEL0 + index * 4) &= ~(0xff << (ulIrq % 4) * 8);
327 REG32(AOCPU_IRQ_SEL0 + index * 4) |= src << (ulIrq % 4) * 8;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800328 return 0;
329}
330
331int int_src_clean(uint32_t ulIrq)
332{
333 uint32_t index;
334
xiaohu.huang38262102022-05-06 22:21:48 +0800335 if (ulIrq < ECLIC_INTERNAL_NUM_INTERRUPTS || ulIrq > ECLIC_NUM_INTERRUPTS) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800336 printf("Error ulIrq!\n");
337 return -1;
338 }
339
340 ulIrq -= ECLIC_INTERNAL_NUM_INTERRUPTS;
341
xiaohu.huang38262102022-05-06 22:21:48 +0800342 index = ulIrq / 4;
343 REG32(AOCPU_IRQ_SEL0 + index * 4) &= ~(0xff << (ulIrq % 4) * 8);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800344 return 0;
345}
346
347/*Just for external interrupt source.
348 *Because int_src_sel() just support external select
349 */
350int eclic_map_interrupt(uint32_t ulIrq, uint32_t src)
351{
352 uint8_t val;
353
354 if (int_src_sel(ulIrq, src)) {
355 printf("Enable %ld irq, %ld src fail!\n", ulIrq, src);
356 return -1;
357 }
358
xiaohu.huang38262102022-05-06 22:21:48 +0800359 val = eclic_get_intattr(ulIrq);
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800360 val |= ECLIC_INT_ATTR_MACH_MODE;
361 /*Use edge trig interrupt default*/
362 val |= ECLIC_INT_ATTR_TRIG_EDGE;
363 eclic_set_intattr(ulIrq, val);
364 //eclic_enable_interrupt(ulIrq);
365 return 0;
366}
367
xiaohu.huang38262102022-05-06 22:21:48 +0800368uint32_t eclic_interrupt_inner[SOC_ECLIC_NUM_INTERRUPTS] = { 0 };
369int RegisterIrq(uint32_t int_num, uint32_t int_priority, function_ptr_t handler)
370{
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800371 int irq = 0;
372
xiaohu.huang38262102022-05-06 22:21:48 +0800373 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800374 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == 0)
375 break;
376 }
377 if (eclic_map_interrupt(irq, int_num) < 0) {
378 printf("eclic map error.\n");
379 return -1;
380 }
381 eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] = int_num;
382
383 *(&vector_base + irq) = (uint32_t)handler;
384 eclic_set_irq_pri(irq, int_priority);
385
386 return 0;
387}
388
389int UnRegisterIrq(uint32_t ulIrq)
390{
391 int irq = 0;
xiaohu.huang38262102022-05-06 22:21:48 +0800392
393 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800394 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == ulIrq)
395 break;
396 }
397 if (irq > ECLIC_NUM_INTERRUPTS) {
398 printf("Error ulIrq!\n");
399 return -1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800400 }
xiaohu.huang38262102022-05-06 22:21:48 +0800401
402 if (int_src_clean(irq)) {
403 printf("unregister %ld irq, %ld src fail!\n", ulIrq, irq);
404 return -1;
405 }
406 eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] = 0;
407 *(&vector_base + irq) = 0;
408
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800409 return 0;
410}
411
412int EnableIrq(uint32_t ulIrq)
413{
414 int irq = 0;
xiaohu.huang38262102022-05-06 22:21:48 +0800415
416 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800417 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == ulIrq)
418 break;
419 }
420 if (irq > ECLIC_NUM_INTERRUPTS) {
421 printf("Error ulIrq!\n");
422 return -1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800423 }
xiaohu.huang38262102022-05-06 22:21:48 +0800424
425 eclic_enable_interrupt(irq);
426
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800427 return 0;
428}
429
430int DisableIrq(uint32_t ulIrq)
431{
432 int irq = 0;
xiaohu.huang38262102022-05-06 22:21:48 +0800433
434 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800435 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == ulIrq)
436 break;
437 }
438 if (irq > ECLIC_NUM_INTERRUPTS) {
439 printf("Error ulIrq!\n");
440 return -1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800441 }
xiaohu.huang38262102022-05-06 22:21:48 +0800442
443 eclic_disable_interrupt(irq);
444
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800445 return 0;
446}
447
448int SetIrqPriority(uint32_t ulIrq, uint32_t ulProi)
449{
450 int irq = 0;
xiaohu.huang38262102022-05-06 22:21:48 +0800451
452 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800453 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == ulIrq)
454 break;
455 }
456 if (irq > ECLIC_NUM_INTERRUPTS) {
457 printf("Error ulIrq!\n");
458 return -1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800459 }
xiaohu.huang38262102022-05-06 22:21:48 +0800460
461 eclic_set_irq_pri(irq, ulProi);
462
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800463 return 0;
464}
465
466int ClearPendingIrq(uint32_t ulIrq)
467{
468 int irq = 0;
xiaohu.huang38262102022-05-06 22:21:48 +0800469
470 for (irq = ECLIC_INTERNAL_NUM_INTERRUPTS; irq <= ECLIC_NUM_INTERRUPTS; irq++) {
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800471 if (eclic_interrupt_inner[irq - ECLIC_INTERNAL_NUM_INTERRUPTS] == ulIrq)
472 break;
473 }
474 if (irq > ECLIC_NUM_INTERRUPTS) {
475 printf("Error ulIrq!\n");
476 return -1;
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800477 }
xiaohu.huang38262102022-05-06 22:21:48 +0800478
479 eclic_clear_pending(irq);
480
Xiaohu.Huanga2c5a042022-03-12 22:41:09 +0800481 return 0;
482}