blob: 2dfd02d62053cb2cf0d14c96141a2ff12adcde88 [file] [log] [blame]
Tom Warren4e5ae092011-06-17 06:27:28 +00001/*
Allen Martin00a27492012-08-31 08:30:00 +00002 * NVIDIA Tegra20 GPIO handling.
Tom Warren52a8b822012-05-22 12:19:25 +00003 * (C) Copyright 2010-2012
Tom Warren4e5ae092011-06-17 06:27:28 +00004 * NVIDIA Corporation <www.nvidia.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Tom Warren4e5ae092011-06-17 06:27:28 +00007 */
8
9/*
10 * Based on (mostly copied from) kw_gpio.c based Linux 2.6 kernel driver.
11 * Tom Warren (twarren@nvidia.com)
12 */
13
14#include <common.h>
Simon Glass2fccd2d2014-09-03 17:37:03 -060015#include <dm.h>
16#include <malloc.h>
17#include <errno.h>
18#include <fdtdec.h>
Tom Warren4e5ae092011-06-17 06:27:28 +000019#include <asm/io.h>
20#include <asm/bitops.h>
Tom Warren150c2492012-09-19 15:50:56 -070021#include <asm/arch/tegra.h>
Tom Warren4e5ae092011-06-17 06:27:28 +000022#include <asm/gpio.h>
Simon Glass2fccd2d2014-09-03 17:37:03 -060023#include <dm/device-internal.h>
Simon Glass838aa5c2015-01-05 20:05:33 -070024#include <dt-bindings/gpio/gpio.h>
Simon Glass2fccd2d2014-09-03 17:37:03 -060025
26DECLARE_GLOBAL_DATA_PTR;
Tom Warren4e5ae092011-06-17 06:27:28 +000027
28enum {
Tom Warren29f3e3f2012-09-04 17:00:24 -070029 TEGRA_CMD_INFO,
30 TEGRA_CMD_PORT,
31 TEGRA_CMD_OUTPUT,
32 TEGRA_CMD_INPUT,
Tom Warren4e5ae092011-06-17 06:27:28 +000033};
34
Simon Glass2fccd2d2014-09-03 17:37:03 -060035struct tegra_gpio_platdata {
36 struct gpio_ctlr_bank *bank;
37 const char *port_name; /* Name of port, e.g. "B" */
38 int base_gpio; /* Port number for this port (0, 1,.., n-1) */
39};
Tom Warren4e5ae092011-06-17 06:27:28 +000040
Simon Glass2fccd2d2014-09-03 17:37:03 -060041/* Information about each port at run-time */
42struct tegra_port_info {
Simon Glass2fccd2d2014-09-03 17:37:03 -060043 struct gpio_ctlr_bank *bank;
44 int base_gpio; /* Port number for this port (0, 1,.., n-1) */
45};
Tom Warren4e5ae092011-06-17 06:27:28 +000046
Joe Hershberger365d6072011-11-11 15:55:36 -060047/* Return config of pin 'gpio' as GPIO (1) or SFPIO (0) */
48static int get_config(unsigned gpio)
Tom Warren4e5ae092011-06-17 06:27:28 +000049{
Joe Hershberger365d6072011-11-11 15:55:36 -060050 struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
51 struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
Tom Warren4e5ae092011-06-17 06:27:28 +000052 u32 u;
53 int type;
54
Joe Hershberger365d6072011-11-11 15:55:36 -060055 u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
56 type = (u >> GPIO_BIT(gpio)) & 1;
Tom Warren4e5ae092011-06-17 06:27:28 +000057
58 debug("get_config: port = %d, bit = %d is %s\n",
Joe Hershberger365d6072011-11-11 15:55:36 -060059 GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
Tom Warren4e5ae092011-06-17 06:27:28 +000060
61 return type;
62}
63
Joe Hershberger365d6072011-11-11 15:55:36 -060064/* Config pin 'gpio' as GPIO or SFPIO, based on 'type' */
65static void set_config(unsigned gpio, int type)
Tom Warren4e5ae092011-06-17 06:27:28 +000066{
Joe Hershberger365d6072011-11-11 15:55:36 -060067 struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
68 struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
Tom Warren4e5ae092011-06-17 06:27:28 +000069 u32 u;
70
71 debug("set_config: port = %d, bit = %d, %s\n",
Joe Hershberger365d6072011-11-11 15:55:36 -060072 GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
Tom Warren4e5ae092011-06-17 06:27:28 +000073
Joe Hershberger365d6072011-11-11 15:55:36 -060074 u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +000075 if (type) /* GPIO */
Joe Hershberger365d6072011-11-11 15:55:36 -060076 u |= 1 << GPIO_BIT(gpio);
Tom Warren4e5ae092011-06-17 06:27:28 +000077 else
Joe Hershberger365d6072011-11-11 15:55:36 -060078 u &= ~(1 << GPIO_BIT(gpio));
79 writel(u, &bank->gpio_config[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +000080}
81
Joe Hershberger365d6072011-11-11 15:55:36 -060082/* Return GPIO pin 'gpio' direction - 0 = input or 1 = output */
83static int get_direction(unsigned gpio)
Tom Warren4e5ae092011-06-17 06:27:28 +000084{
Joe Hershberger365d6072011-11-11 15:55:36 -060085 struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
86 struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
Tom Warren4e5ae092011-06-17 06:27:28 +000087 u32 u;
88 int dir;
89
Joe Hershberger365d6072011-11-11 15:55:36 -060090 u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
91 dir = (u >> GPIO_BIT(gpio)) & 1;
Tom Warren4e5ae092011-06-17 06:27:28 +000092
93 debug("get_direction: port = %d, bit = %d, %s\n",
Joe Hershberger365d6072011-11-11 15:55:36 -060094 GPIO_FULLPORT(gpio), GPIO_BIT(gpio), dir ? "OUT" : "IN");
Tom Warren4e5ae092011-06-17 06:27:28 +000095
96 return dir;
97}
98
Joe Hershberger365d6072011-11-11 15:55:36 -060099/* Config GPIO pin 'gpio' as input or output (OE) as per 'output' */
100static void set_direction(unsigned gpio, int output)
Tom Warren4e5ae092011-06-17 06:27:28 +0000101{
Joe Hershberger365d6072011-11-11 15:55:36 -0600102 struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
103 struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
Tom Warren4e5ae092011-06-17 06:27:28 +0000104 u32 u;
105
106 debug("set_direction: port = %d, bit = %d, %s\n",
Joe Hershberger365d6072011-11-11 15:55:36 -0600107 GPIO_FULLPORT(gpio), GPIO_BIT(gpio), output ? "OUT" : "IN");
Tom Warren4e5ae092011-06-17 06:27:28 +0000108
Joe Hershberger365d6072011-11-11 15:55:36 -0600109 u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +0000110 if (output)
Joe Hershberger365d6072011-11-11 15:55:36 -0600111 u |= 1 << GPIO_BIT(gpio);
Tom Warren4e5ae092011-06-17 06:27:28 +0000112 else
Joe Hershberger365d6072011-11-11 15:55:36 -0600113 u &= ~(1 << GPIO_BIT(gpio));
114 writel(u, &bank->gpio_dir_out[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +0000115}
116
Joe Hershberger365d6072011-11-11 15:55:36 -0600117/* set GPIO pin 'gpio' output bit as 0 or 1 as per 'high' */
118static void set_level(unsigned gpio, int high)
Tom Warren4e5ae092011-06-17 06:27:28 +0000119{
Joe Hershberger365d6072011-11-11 15:55:36 -0600120 struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
121 struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
Tom Warren4e5ae092011-06-17 06:27:28 +0000122 u32 u;
123
124 debug("set_level: port = %d, bit %d == %d\n",
Joe Hershberger365d6072011-11-11 15:55:36 -0600125 GPIO_FULLPORT(gpio), GPIO_BIT(gpio), high);
Tom Warren4e5ae092011-06-17 06:27:28 +0000126
Joe Hershberger365d6072011-11-11 15:55:36 -0600127 u = readl(&bank->gpio_out[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +0000128 if (high)
Joe Hershberger365d6072011-11-11 15:55:36 -0600129 u |= 1 << GPIO_BIT(gpio);
Tom Warren4e5ae092011-06-17 06:27:28 +0000130 else
Joe Hershberger365d6072011-11-11 15:55:36 -0600131 u &= ~(1 << GPIO_BIT(gpio));
132 writel(u, &bank->gpio_out[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +0000133}
134
135/*
136 * Generic_GPIO primitives.
137 */
138
Joe Hershberger365d6072011-11-11 15:55:36 -0600139/* set GPIO pin 'gpio' as an input */
Simon Glass2fccd2d2014-09-03 17:37:03 -0600140static int tegra_gpio_direction_input(struct udevice *dev, unsigned offset)
Tom Warren4e5ae092011-06-17 06:27:28 +0000141{
Simon Glass2fccd2d2014-09-03 17:37:03 -0600142 struct tegra_port_info *state = dev_get_priv(dev);
Tom Warren4e5ae092011-06-17 06:27:28 +0000143
144 /* Configure GPIO direction as input. */
Simon Glass2fccd2d2014-09-03 17:37:03 -0600145 set_direction(state->base_gpio + offset, 0);
Tom Warren4e5ae092011-06-17 06:27:28 +0000146
Stephen Warren0c35e3a2015-09-23 12:13:00 -0600147 /* Enable the pin as a GPIO */
148 set_config(state->base_gpio + offset, 1);
149
Tom Warren4e5ae092011-06-17 06:27:28 +0000150 return 0;
151}
152
Joe Hershberger365d6072011-11-11 15:55:36 -0600153/* set GPIO pin 'gpio' as an output, with polarity 'value' */
Simon Glass2fccd2d2014-09-03 17:37:03 -0600154static int tegra_gpio_direction_output(struct udevice *dev, unsigned offset,
155 int value)
Tom Warren4e5ae092011-06-17 06:27:28 +0000156{
Simon Glass2fccd2d2014-09-03 17:37:03 -0600157 struct tegra_port_info *state = dev_get_priv(dev);
158 int gpio = state->base_gpio + offset;
Tom Warren4e5ae092011-06-17 06:27:28 +0000159
160 /* Configure GPIO output value. */
Joe Hershberger365d6072011-11-11 15:55:36 -0600161 set_level(gpio, value);
Tom Warren4e5ae092011-06-17 06:27:28 +0000162
163 /* Configure GPIO direction as output. */
Joe Hershberger365d6072011-11-11 15:55:36 -0600164 set_direction(gpio, 1);
Tom Warren4e5ae092011-06-17 06:27:28 +0000165
Stephen Warren0c35e3a2015-09-23 12:13:00 -0600166 /* Enable the pin as a GPIO */
167 set_config(state->base_gpio + offset, 1);
168
Tom Warren4e5ae092011-06-17 06:27:28 +0000169 return 0;
170}
171
Joe Hershberger365d6072011-11-11 15:55:36 -0600172/* read GPIO IN value of pin 'gpio' */
Simon Glass2fccd2d2014-09-03 17:37:03 -0600173static int tegra_gpio_get_value(struct udevice *dev, unsigned offset)
Tom Warren4e5ae092011-06-17 06:27:28 +0000174{
Simon Glass2fccd2d2014-09-03 17:37:03 -0600175 struct tegra_port_info *state = dev_get_priv(dev);
176 int gpio = state->base_gpio + offset;
Tom Warren4e5ae092011-06-17 06:27:28 +0000177 int val;
178
Simon Glass2fccd2d2014-09-03 17:37:03 -0600179 debug("%s: pin = %d (port %d:bit %d)\n", __func__,
180 gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
181
182 val = readl(&state->bank->gpio_in[GPIO_PORT(gpio)]);
Tom Warren4e5ae092011-06-17 06:27:28 +0000183
Joe Hershberger365d6072011-11-11 15:55:36 -0600184 return (val >> GPIO_BIT(gpio)) & 1;
Tom Warren4e5ae092011-06-17 06:27:28 +0000185}
186
Joe Hershberger365d6072011-11-11 15:55:36 -0600187/* write GPIO OUT value to pin 'gpio' */
Simon Glass2fccd2d2014-09-03 17:37:03 -0600188static int tegra_gpio_set_value(struct udevice *dev, unsigned offset, int value)
Tom Warren4e5ae092011-06-17 06:27:28 +0000189{
Simon Glass2fccd2d2014-09-03 17:37:03 -0600190 struct tegra_port_info *state = dev_get_priv(dev);
191 int gpio = state->base_gpio + offset;
Simon Glass2fccd2d2014-09-03 17:37:03 -0600192
Tom Warren4e5ae092011-06-17 06:27:28 +0000193 debug("gpio_set_value: pin = %d (port %d:bit %d), value = %d\n",
Simon Glass2fccd2d2014-09-03 17:37:03 -0600194 gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio), value);
Tom Warren4e5ae092011-06-17 06:27:28 +0000195
196 /* Configure GPIO output value. */
Joe Hershberger365d6072011-11-11 15:55:36 -0600197 set_level(gpio, value);
198
199 return 0;
Tom Warren4e5ae092011-06-17 06:27:28 +0000200}
201
Stephen Warreneceb3f22014-04-22 14:37:53 -0600202void gpio_config_table(const struct tegra_gpio_config *config, int len)
203{
204 int i;
205
206 for (i = 0; i < len; i++) {
207 switch (config[i].init) {
208 case TEGRA_GPIO_INIT_IN:
Stephen Warrenf9d3cab2015-09-23 12:12:59 -0600209 set_direction(config[i].gpio, 0);
Stephen Warreneceb3f22014-04-22 14:37:53 -0600210 break;
211 case TEGRA_GPIO_INIT_OUT0:
Stephen Warrenf9d3cab2015-09-23 12:12:59 -0600212 set_level(config[i].gpio, 0);
213 set_direction(config[i].gpio, 1);
Stephen Warreneceb3f22014-04-22 14:37:53 -0600214 break;
215 case TEGRA_GPIO_INIT_OUT1:
Stephen Warrenf9d3cab2015-09-23 12:12:59 -0600216 set_level(config[i].gpio, 1);
217 set_direction(config[i].gpio, 1);
Stephen Warreneceb3f22014-04-22 14:37:53 -0600218 break;
219 }
220 set_config(config[i].gpio, 1);
221 }
222}
223
Simon Glass2fccd2d2014-09-03 17:37:03 -0600224static int tegra_gpio_get_function(struct udevice *dev, unsigned offset)
Tom Warren4e5ae092011-06-17 06:27:28 +0000225{
Simon Glass2fccd2d2014-09-03 17:37:03 -0600226 struct tegra_port_info *state = dev_get_priv(dev);
227 int gpio = state->base_gpio + offset;
Tom Warren4e5ae092011-06-17 06:27:28 +0000228
Simon Glass2fccd2d2014-09-03 17:37:03 -0600229 if (!get_config(gpio))
230 return GPIOF_FUNC;
231 else if (get_direction(gpio))
232 return GPIOF_OUTPUT;
233 else
234 return GPIOF_INPUT;
Tom Warren4e5ae092011-06-17 06:27:28 +0000235}
Simon Glass2fccd2d2014-09-03 17:37:03 -0600236
Simon Glass838aa5c2015-01-05 20:05:33 -0700237static int tegra_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
238 struct fdtdec_phandle_args *args)
239{
240 int gpio, port, ret;
241
242 gpio = args->args[0];
243 port = gpio / TEGRA_GPIOS_PER_PORT;
244 ret = device_get_child(dev, port, &desc->dev);
245 if (ret)
246 return ret;
247 desc->offset = gpio % TEGRA_GPIOS_PER_PORT;
248 desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
249
250 return 0;
251}
252
Simon Glass2fccd2d2014-09-03 17:37:03 -0600253static const struct dm_gpio_ops gpio_tegra_ops = {
Simon Glass2fccd2d2014-09-03 17:37:03 -0600254 .direction_input = tegra_gpio_direction_input,
255 .direction_output = tegra_gpio_direction_output,
256 .get_value = tegra_gpio_get_value,
257 .set_value = tegra_gpio_set_value,
258 .get_function = tegra_gpio_get_function,
Simon Glass838aa5c2015-01-05 20:05:33 -0700259 .xlate = tegra_gpio_xlate,
Simon Glass2fccd2d2014-09-03 17:37:03 -0600260};
261
262/**
263 * Returns the name of a GPIO port
264 *
265 * GPIOs are named A, B, C, ..., Z, AA, BB, CC, ...
266 *
267 * @base_port: Base port number (0, 1..n-1)
268 * @return allocated string containing the name
269 */
270static char *gpio_port_name(int base_port)
271{
272 char *name, *s;
273
274 name = malloc(3);
275 if (name) {
276 s = name;
277 *s++ = 'A' + (base_port % 26);
278 if (base_port >= 26)
279 *s++ = *name;
280 *s = '\0';
281 }
282
283 return name;
284}
285
286static const struct udevice_id tegra_gpio_ids[] = {
287 { .compatible = "nvidia,tegra30-gpio" },
288 { .compatible = "nvidia,tegra20-gpio" },
289 { }
290};
291
292static int gpio_tegra_probe(struct udevice *dev)
293{
Simon Glasse564f052015-03-05 12:25:20 -0700294 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
Simon Glass2fccd2d2014-09-03 17:37:03 -0600295 struct tegra_port_info *priv = dev->priv;
296 struct tegra_gpio_platdata *plat = dev->platdata;
297
298 /* Only child devices have ports */
299 if (!plat)
300 return 0;
301
302 priv->bank = plat->bank;
303 priv->base_gpio = plat->base_gpio;
304
305 uc_priv->gpio_count = TEGRA_GPIOS_PER_PORT;
306 uc_priv->bank_name = plat->port_name;
307
308 return 0;
309}
310
311/**
312 * We have a top-level GPIO device with no actual GPIOs. It has a child
313 * device for each Tegra port.
314 */
315static int gpio_tegra_bind(struct udevice *parent)
316{
317 struct tegra_gpio_platdata *plat = parent->platdata;
318 struct gpio_ctlr *ctlr;
319 int bank_count;
320 int bank;
321 int ret;
Simon Glass2fccd2d2014-09-03 17:37:03 -0600322
323 /* If this is a child device, there is nothing to do here */
324 if (plat)
325 return 0;
326
Simon Glassbdfb3412015-03-03 08:02:59 -0700327 /* TODO(sjg@chromium.org): Remove once SPL supports device tree */
328#ifdef CONFIG_SPL_BUILD
329 ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
330 bank_count = TEGRA_GPIO_BANKS;
331#else
332 {
333 int len;
334
Simon Glass2fccd2d2014-09-03 17:37:03 -0600335 /*
336 * This driver does not make use of interrupts, other than to figure
337 * out the number of GPIO banks
338 */
339 if (!fdt_getprop(gd->fdt_blob, parent->of_offset, "interrupts", &len))
340 return -EINVAL;
341 bank_count = len / 3 / sizeof(u32);
Simon Glass4e9838c2015-08-11 08:33:29 -0600342 ctlr = (struct gpio_ctlr *)dev_get_addr(parent);
Simon Glassbdfb3412015-03-03 08:02:59 -0700343 }
344#endif
Simon Glass2fccd2d2014-09-03 17:37:03 -0600345 for (bank = 0; bank < bank_count; bank++) {
346 int port;
347
348 for (port = 0; port < TEGRA_PORTS_PER_BANK; port++) {
349 struct tegra_gpio_platdata *plat;
350 struct udevice *dev;
351 int base_port;
352
353 plat = calloc(1, sizeof(*plat));
354 if (!plat)
355 return -ENOMEM;
356 plat->bank = &ctlr->gpio_bank[bank];
357 base_port = bank * TEGRA_PORTS_PER_BANK + port;
358 plat->base_gpio = TEGRA_GPIOS_PER_PORT * base_port;
359 plat->port_name = gpio_port_name(base_port);
360
361 ret = device_bind(parent, parent->driver,
362 plat->port_name, plat, -1, &dev);
363 if (ret)
364 return ret;
365 dev->of_offset = parent->of_offset;
366 }
367 }
368
369 return 0;
370}
371
372U_BOOT_DRIVER(gpio_tegra) = {
373 .name = "gpio_tegra",
374 .id = UCLASS_GPIO,
375 .of_match = tegra_gpio_ids,
376 .bind = gpio_tegra_bind,
377 .probe = gpio_tegra_probe,
378 .priv_auto_alloc_size = sizeof(struct tegra_port_info),
379 .ops = &gpio_tegra_ops,
Simon Glassbdfb3412015-03-03 08:02:59 -0700380 .flags = DM_FLAG_PRE_RELOC,
Simon Glass2fccd2d2014-09-03 17:37:03 -0600381};