blob: e044d8516a5aaa4486572bc3f6bb65b734ce7ad1 [file] [log] [blame]
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +00001/*
2 * Faraday MMC/SD Host Controller
3 *
4 * (C) Copyright 2010 Faraday Technology
5 * Dante Su <dantesu@faraday-tech.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +00008 */
9
10#include <common.h>
11#include <malloc.h>
12#include <part.h>
13#include <mmc.h>
14
Rick Chen252185f2017-08-28 16:44:11 +080015#include <linux/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090016#include <linux/errno.h>
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +000017#include <asm/byteorder.h>
18#include <faraday/ftsdc010.h>
Rick Chen252185f2017-08-28 16:44:11 +080019#include "ftsdc010_mci.h"
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +000020
21#define CFG_CMD_TIMEOUT (CONFIG_SYS_HZ >> 4) /* 250 ms */
22#define CFG_RST_TIMEOUT CONFIG_SYS_HZ /* 1 sec reset timeout */
23
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +000024static inline int ftsdc010_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd)
25{
26 struct ftsdc010_chip *chip = mmc->priv;
27 struct ftsdc010_mmc __iomem *regs = chip->regs;
Jaehoon Chung915ffa52016-07-19 16:33:36 +090028 int ret = -ETIMEDOUT;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +000029 uint32_t ts, st;
30 uint32_t cmd = FTSDC010_CMD_IDX(mmc_cmd->cmdidx);
31 uint32_t arg = mmc_cmd->cmdarg;
32 uint32_t flags = mmc_cmd->resp_type;
33
34 cmd |= FTSDC010_CMD_CMD_EN;
35
36 if (chip->acmd) {
37 cmd |= FTSDC010_CMD_APP_CMD;
38 chip->acmd = 0;
39 }
40
41 if (flags & MMC_RSP_PRESENT)
42 cmd |= FTSDC010_CMD_NEED_RSP;
43
44 if (flags & MMC_RSP_136)
45 cmd |= FTSDC010_CMD_LONG_RSP;
46
47 writel(FTSDC010_STATUS_RSP_MASK | FTSDC010_STATUS_CMD_SEND,
48 &regs->clr);
49 writel(arg, &regs->argu);
50 writel(cmd, &regs->cmd);
51
52 if (!(flags & (MMC_RSP_PRESENT | MMC_RSP_136))) {
53 for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) {
54 if (readl(&regs->status) & FTSDC010_STATUS_CMD_SEND) {
55 writel(FTSDC010_STATUS_CMD_SEND, &regs->clr);
56 ret = 0;
57 break;
58 }
59 }
60 } else {
61 st = 0;
62 for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) {
63 st = readl(&regs->status);
64 writel(st & FTSDC010_STATUS_RSP_MASK, &regs->clr);
65 if (st & FTSDC010_STATUS_RSP_MASK)
66 break;
67 }
68 if (st & FTSDC010_STATUS_RSP_CRC_OK) {
69 if (flags & MMC_RSP_136) {
70 mmc_cmd->response[0] = readl(&regs->rsp3);
71 mmc_cmd->response[1] = readl(&regs->rsp2);
72 mmc_cmd->response[2] = readl(&regs->rsp1);
73 mmc_cmd->response[3] = readl(&regs->rsp0);
74 } else {
75 mmc_cmd->response[0] = readl(&regs->rsp0);
76 }
77 ret = 0;
78 } else {
79 debug("ftsdc010: rsp err (cmd=%d, st=0x%x)\n",
80 mmc_cmd->cmdidx, st);
81 }
82 }
83
84 if (ret) {
85 debug("ftsdc010: cmd timeout (op code=%d)\n",
86 mmc_cmd->cmdidx);
87 } else if (mmc_cmd->cmdidx == MMC_CMD_APP_CMD) {
88 chip->acmd = 1;
89 }
90
91 return ret;
92}
93
94static void ftsdc010_clkset(struct mmc *mmc, uint32_t rate)
95{
96 struct ftsdc010_chip *chip = mmc->priv;
97 struct ftsdc010_mmc __iomem *regs = chip->regs;
98 uint32_t div;
99
100 for (div = 0; div < 0x7f; ++div) {
101 if (rate >= chip->sclk / (2 * (div + 1)))
102 break;
103 }
104 chip->rate = chip->sclk / (2 * (div + 1));
105
106 writel(FTSDC010_CCR_CLK_DIV(div), &regs->ccr);
107
108 if (IS_SD(mmc)) {
109 setbits_le32(&regs->ccr, FTSDC010_CCR_CLK_SD);
110
111 if (chip->rate > 25000000)
112 setbits_le32(&regs->ccr, FTSDC010_CCR_CLK_HISPD);
113 else
114 clrbits_le32(&regs->ccr, FTSDC010_CCR_CLK_HISPD);
115 }
116}
117
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000118static int ftsdc010_wait(struct ftsdc010_mmc __iomem *regs, uint32_t mask)
119{
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900120 int ret = -ETIMEDOUT;
Rick Chen252185f2017-08-28 16:44:11 +0800121 uint32_t st, timeout = 10000000;
122 while (timeout--) {
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000123 st = readl(&regs->status);
124 if (!(st & mask))
125 continue;
126 writel(st & mask, &regs->clr);
127 ret = 0;
128 break;
129 }
130
131 if (ret)
132 debug("ftsdc010: wait st(0x%x) timeout\n", mask);
133
134 return ret;
135}
136
137/*
138 * u-boot mmc api
139 */
Rick Chen252185f2017-08-28 16:44:11 +0800140#ifdef CONFIG_DM_MMC
141static int ftsdc010_request(struct udevice *dev, struct mmc_cmd *cmd,
142 struct mmc_data *data)
143{
144 struct mmc *mmc = mmc_get_mmc_dev(dev);
145#else
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000146static int ftsdc010_request(struct mmc *mmc, struct mmc_cmd *cmd,
147 struct mmc_data *data)
148{
Rick Chen252185f2017-08-28 16:44:11 +0800149#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900150 int ret = -EOPNOTSUPP;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000151 uint32_t len = 0;
152 struct ftsdc010_chip *chip = mmc->priv;
153 struct ftsdc010_mmc __iomem *regs = chip->regs;
154
155 if (data && (data->flags & MMC_DATA_WRITE) && chip->wprot) {
156 printf("ftsdc010: the card is write protected!\n");
157 return ret;
158 }
159
160 if (data) {
161 uint32_t dcr;
162
163 len = data->blocksize * data->blocks;
164
165 /* 1. data disable + fifo reset */
Gabor Juhosdbb713b2013-05-26 12:11:27 +0200166 dcr = 0;
167#ifdef CONFIG_FTSDC010_SDIO
168 dcr |= FTSDC010_DCR_FIFO_RST;
169#endif
170 writel(dcr, &regs->dcr);
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000171
172 /* 2. clear status register */
173 writel(FTSDC010_STATUS_DATA_MASK | FTSDC010_STATUS_FIFO_URUN
174 | FTSDC010_STATUS_FIFO_ORUN, &regs->clr);
175
176 /* 3. data timeout (1 sec) */
177 writel(chip->rate, &regs->dtr);
178
179 /* 4. data length (bytes) */
180 writel(len, &regs->dlr);
181
182 /* 5. data enable */
183 dcr = (ffs(data->blocksize) - 1) | FTSDC010_DCR_DATA_EN;
184 if (data->flags & MMC_DATA_WRITE)
185 dcr |= FTSDC010_DCR_DATA_WRITE;
186 writel(dcr, &regs->dcr);
187 }
188
189 ret = ftsdc010_send_cmd(mmc, cmd);
190 if (ret) {
191 printf("ftsdc010: CMD%d failed\n", cmd->cmdidx);
192 return ret;
193 }
194
195 if (!data)
196 return ret;
197
198 if (data->flags & MMC_DATA_WRITE) {
199 const uint8_t *buf = (const uint8_t *)data->src;
200
201 while (len > 0) {
202 int wlen;
203
204 /* wait for tx ready */
205 ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_URUN);
206 if (ret)
207 break;
208
209 /* write bytes to ftsdc010 */
210 for (wlen = 0; wlen < len && wlen < chip->fifo; ) {
211 writel(*(uint32_t *)buf, &regs->dwr);
212 buf += 4;
213 wlen += 4;
214 }
215
216 len -= wlen;
217 }
218
219 } else {
220 uint8_t *buf = (uint8_t *)data->dest;
221
222 while (len > 0) {
223 int rlen;
224
225 /* wait for rx ready */
226 ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_ORUN);
227 if (ret)
228 break;
229
230 /* fetch bytes from ftsdc010 */
231 for (rlen = 0; rlen < len && rlen < chip->fifo; ) {
232 *(uint32_t *)buf = readl(&regs->dwr);
233 buf += 4;
234 rlen += 4;
235 }
236
237 len -= rlen;
238 }
239
240 }
241
242 if (!ret) {
243 ret = ftsdc010_wait(regs,
244 FTSDC010_STATUS_DATA_END | FTSDC010_STATUS_DATA_ERROR);
245 }
246
247 return ret;
248}
249
Rick Chen252185f2017-08-28 16:44:11 +0800250#ifdef CONFIG_DM_MMC
251static int ftsdc010_set_ios(struct udevice *dev)
252{
253 struct mmc *mmc = mmc_get_mmc_dev(dev);
254#else
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900255static int ftsdc010_set_ios(struct mmc *mmc)
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000256{
Rick Chen252185f2017-08-28 16:44:11 +0800257#endif
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000258 struct ftsdc010_chip *chip = mmc->priv;
259 struct ftsdc010_mmc __iomem *regs = chip->regs;
260
261 ftsdc010_clkset(mmc, mmc->clock);
262
263 clrbits_le32(&regs->bwr, FTSDC010_BWR_MODE_MASK);
264 switch (mmc->bus_width) {
265 case 4:
266 setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_4BIT);
267 break;
268 case 8:
269 setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_8BIT);
270 break;
271 default:
272 setbits_le32(&regs->bwr, FTSDC010_BWR_MODE_1BIT);
273 break;
274 }
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900275
276 return 0;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000277}
278
Rick Chen252185f2017-08-28 16:44:11 +0800279#ifdef CONFIG_DM_MMC
280static int ftsdc010_get_cd(struct udevice *dev)
281{
282 struct mmc *mmc = mmc_get_mmc_dev(dev);
283#else
284static int ftsdc010_get_cd(struct mmc *mmc)
285{
286#endif
287 struct ftsdc010_chip *chip = mmc->priv;
288 struct ftsdc010_mmc __iomem *regs = chip->regs;
289 return !(readl(&regs->status) & FTSDC010_STATUS_CARD_DETECT);
290}
291
292#ifdef CONFIG_DM_MMC
293static int ftsdc010_get_wp(struct udevice *dev)
294{
295 struct mmc *mmc = mmc_get_mmc_dev(dev);
296#else
297static int ftsdc010_get_wp(struct mmc *mmc)
298{
299#endif
300 struct ftsdc010_chip *chip = mmc->priv;
301 struct ftsdc010_mmc __iomem *regs = chip->regs;
302 if (readl(&regs->status) & FTSDC010_STATUS_WRITE_PROT) {
303 printf("ftsdc010: write protected\n");
304 chip->wprot = 1;
305 }
306
307 return 0;
308}
309
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000310static int ftsdc010_init(struct mmc *mmc)
311{
312 struct ftsdc010_chip *chip = mmc->priv;
313 struct ftsdc010_mmc __iomem *regs = chip->regs;
314 uint32_t ts;
315
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000316 chip->fifo = (readl(&regs->feature) & 0xff) << 2;
317
318 /* 1. chip reset */
319 writel(FTSDC010_CMD_SDC_RST, &regs->cmd);
320 for (ts = get_timer(0); get_timer(ts) < CFG_RST_TIMEOUT; ) {
321 if (readl(&regs->cmd) & FTSDC010_CMD_SDC_RST)
322 continue;
323 break;
324 }
325 if (readl(&regs->cmd) & FTSDC010_CMD_SDC_RST) {
326 printf("ftsdc010: reset failed\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900327 return -EOPNOTSUPP;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000328 }
329
330 /* 2. enter low speed mode (400k card detection) */
331 ftsdc010_clkset(mmc, 400000);
332
333 /* 3. interrupt disabled */
334 writel(0, &regs->int_mask);
335
336 return 0;
337}
338
Rick Chen252185f2017-08-28 16:44:11 +0800339#ifdef CONFIG_DM_MMC
340int ftsdc010_probe(struct udevice *dev)
341{
342 struct mmc *mmc = mmc_get_mmc_dev(dev);
343 return ftsdc010_init(mmc);
344}
345
346const struct dm_mmc_ops dm_ftsdc010_ops = {
347 .send_cmd = ftsdc010_request,
348 .set_ios = ftsdc010_set_ios,
349 .get_cd = ftsdc010_get_cd,
350 .get_wp = ftsdc010_get_wp,
351};
352
353#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200354static const struct mmc_ops ftsdc010_ops = {
355 .send_cmd = ftsdc010_request,
356 .set_ios = ftsdc010_set_ios,
Rick Chen252185f2017-08-28 16:44:11 +0800357 .getcd = ftsdc010_get_cd,
358 .getwp = ftsdc010_get_wp,
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200359 .init = ftsdc010_init,
360};
Rick Chen252185f2017-08-28 16:44:11 +0800361#endif
362
363void ftsdc_setup_cfg(struct mmc_config *cfg, const char *name, int buswidth,
364 uint caps, u32 max_clk, u32 min_clk)
365{
366 cfg->name = name;
367 cfg->f_min = min_clk;
368 cfg->f_max = max_clk;
369 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
370 cfg->host_caps = caps;
371 if (buswidth == 8) {
372 cfg->host_caps |= MMC_MODE_8BIT;
373 cfg->host_caps &= ~MMC_MODE_4BIT;
374 } else {
375 cfg->host_caps |= MMC_MODE_4BIT;
376 cfg->host_caps &= ~MMC_MODE_8BIT;
377 }
378 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
379 cfg->part_type = PART_TYPE_DOS;
380 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
381}
382
383void set_bus_width(struct ftsdc010_mmc __iomem *regs, struct mmc_config *cfg)
384{
385 switch (readl(&regs->bwr) & FTSDC010_BWR_CAPS_MASK) {
386 case FTSDC010_BWR_CAPS_4BIT:
387 cfg->host_caps |= MMC_MODE_4BIT;
388 break;
389 case FTSDC010_BWR_CAPS_8BIT:
390 cfg->host_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
391 break;
392 default:
393 break;
394 }
395}
396
397#ifdef CONFIG_BLK
398int ftsdc010_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
399{
400 return mmc_bind(dev, mmc, cfg);
401}
402#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200403
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000404int ftsdc010_mmc_init(int devid)
405{
406 struct mmc *mmc;
407 struct ftsdc010_chip *chip;
408 struct ftsdc010_mmc __iomem *regs;
409#ifdef CONFIG_FTSDC010_BASE_LIST
410 uint32_t base_list[] = CONFIG_FTSDC010_BASE_LIST;
411
412 if (devid < 0 || devid >= ARRAY_SIZE(base_list))
413 return -1;
414 regs = (void __iomem *)base_list[devid];
415#else
416 regs = (void __iomem *)(CONFIG_FTSDC010_BASE + (devid << 20));
417#endif
418
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000419 chip = malloc(sizeof(struct ftsdc010_chip));
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200420 if (!chip)
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000421 return -ENOMEM;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000422 memset(chip, 0, sizeof(struct ftsdc010_chip));
423
424 chip->regs = regs;
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000425#ifdef CONFIG_SYS_CLK_FREQ
426 chip->sclk = CONFIG_SYS_CLK_FREQ;
427#else
428 chip->sclk = clk_get_rate("SDC");
429#endif
430
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200431 chip->cfg.name = "ftsdc010";
Rick Chen252185f2017-08-28 16:44:11 +0800432#ifndef CONFIG_DM_MMC
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200433 chip->cfg.ops = &ftsdc010_ops;
Rick Chen252185f2017-08-28 16:44:11 +0800434#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200435 chip->cfg.host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz;
Rick Chen252185f2017-08-28 16:44:11 +0800436 set_bus_width(regs , &chip->cfg);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200437 chip->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
438 chip->cfg.f_max = chip->sclk / 2;
439 chip->cfg.f_min = chip->sclk / 0x100;
440
441 chip->cfg.part_type = PART_TYPE_DOS;
442 chip->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
443
444 mmc = mmc_create(&chip->cfg, chip);
445 if (mmc == NULL) {
446 free(chip);
447 return -ENOMEM;
448 }
Kuo-Jung Suf6c3b342013-05-06 20:32:51 +0000449
450 return 0;
451}
Rick Chen252185f2017-08-28 16:44:11 +0800452#endif