blob: c05b5f090ea35c260e5c06a9d4c9f38139e170c0 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
2 * tsec.h
3 *
4 * Driver for the Motorola Triple Speed Ethernet Controller
5 *
6 * This software may be used and distributed according to the
7 * terms of the GNU Public License, Version 2, incorporated
8 * herein by reference.
9 *
Andy Fleming81f481c2007-04-23 02:24:28 -050010 * Copyright 2004, 2007 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +000011 * (C) Copyright 2003, Motorola, Inc.
12 * maintained by Xianghua Xiao (x.xiao@motorola.com)
13 * author Andy Fleming
14 *
15 */
16
17#ifndef __TSEC_H
18#define __TSEC_H
19
20#include <net.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050021#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000022
Eran Libertyf046ccd2005-07-28 10:08:46 -050023#ifndef CFG_TSEC1_OFFSET
24 #define CFG_TSEC1_OFFSET (0x24000)
25#endif
26
wdenk97d80fc2004-06-09 00:34:46 +000027#define TSEC_SIZE 0x01000
wdenk42d1f032003-10-15 23:53:47 +000028
Eran Libertyf046ccd2005-07-28 10:08:46 -050029/* FIXME: Should these be pushed back to 83xx and 85xx config files? */
Andy Fleming75b9d4a2008-08-31 16:33:26 -050030#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) \
31 || defined(CONFIG_MPC83XX)
Timur Tabid239d742006-11-03 12:00:28 -060032 #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET)
Eran Libertyf046ccd2005-07-28 10:08:46 -050033#endif
34
Andy Fleming75b9d4a2008-08-31 16:33:26 -050035#define STD_TSEC_INFO(num) \
36{ \
37 .regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)), \
38 .miiregs = (tsec_t *)TSEC_BASE_ADDR, \
39 .devname = CONFIG_TSEC##num##_NAME, \
40 .phyaddr = TSEC##num##_PHY_ADDR, \
41 .flags = TSEC##num##_FLAGS \
42}
43
44#define SET_STD_TSEC_INFO(x, num) \
45{ \
46 x.regs = (tsec_t *)(TSEC_BASE_ADDR + ((num - 1) * TSEC_SIZE)); \
47 x.miiregs = (tsec_t *)TSEC_BASE_ADDR; \
48 x.devname = CONFIG_TSEC##num##_NAME; \
49 x.phyaddr = TSEC##num##_PHY_ADDR; \
50 x.flags = TSEC##num##_FLAGS;\
51}
52
53
Eran Libertyf046ccd2005-07-28 10:08:46 -050054
wdenk42d1f032003-10-15 23:53:47 +000055#define MAC_ADDR_LEN 6
56
Wolfgang Denk53677ef2008-05-20 16:00:29 +020057/* #define TSEC_TIMEOUT 1000000 */
wdenk97d80fc2004-06-09 00:34:46 +000058#define TSEC_TIMEOUT 1000
Wolfgang Denk53677ef2008-05-20 16:00:29 +020059#define TOUT_LOOP 1000000
wdenk42d1f032003-10-15 23:53:47 +000060
Stefan Roese5810dc32005-09-21 18:20:22 +020061#define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */
62
wdenk42d1f032003-10-15 23:53:47 +000063/* MAC register bits */
64#define MACCFG1_SOFT_RESET 0x80000000
65#define MACCFG1_RESET_RX_MC 0x00080000
66#define MACCFG1_RESET_TX_MC 0x00040000
67#define MACCFG1_RESET_RX_FUN 0x00020000
68#define MACCFG1_RESET_TX_FUN 0x00010000
69#define MACCFG1_LOOPBACK 0x00000100
70#define MACCFG1_RX_FLOW 0x00000020
71#define MACCFG1_TX_FLOW 0x00000010
72#define MACCFG1_SYNCD_RX_EN 0x00000008
73#define MACCFG1_RX_EN 0x00000004
74#define MACCFG1_SYNCD_TX_EN 0x00000002
75#define MACCFG1_TX_EN 0x00000001
76
77#define MACCFG2_INIT_SETTINGS 0x00007205
78#define MACCFG2_FULL_DUPLEX 0x00000001
Wolfgang Denk53677ef2008-05-20 16:00:29 +020079#define MACCFG2_IF 0x00000300
wdenk97d80fc2004-06-09 00:34:46 +000080#define MACCFG2_GMII 0x00000200
Wolfgang Denk53677ef2008-05-20 16:00:29 +020081#define MACCFG2_MII 0x00000100
wdenk42d1f032003-10-15 23:53:47 +000082
83#define ECNTRL_INIT_SETTINGS 0x00001000
Wolfgang Denk53677ef2008-05-20 16:00:29 +020084#define ECNTRL_TBI_MODE 0x00000020
Jon Loeligerd9b94f22005-07-25 14:05:07 -050085#define ECNTRL_R100 0x00000008
Andy Fleming81f481c2007-04-23 02:24:28 -050086#define ECNTRL_SGMII_MODE 0x00000002
wdenk42d1f032003-10-15 23:53:47 +000087
wdenk97d80fc2004-06-09 00:34:46 +000088#define miim_end -2
89#define miim_read -1
90
Joe Hammandcb84b72007-08-09 09:08:18 -050091#ifndef CFG_TBIPA_VALUE
92 #define CFG_TBIPA_VALUE 0x1f
93#endif
wdenk42d1f032003-10-15 23:53:47 +000094#define MIIMCFG_INIT_VALUE 0x00000003
95#define MIIMCFG_RESET 0x80000000
96
Wolfgang Denk53677ef2008-05-20 16:00:29 +020097#define MIIMIND_BUSY 0x00000001
98#define MIIMIND_NOTVALID 0x00000004
wdenk42d1f032003-10-15 23:53:47 +000099
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200100#define MIIM_CONTROL 0x00
wdenk97d80fc2004-06-09 00:34:46 +0000101#define MIIM_CONTROL_RESET 0x00009140
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200102#define MIIM_CONTROL_INIT 0x00001140
103#define MIIM_CONTROL_RESTART 0x00001340
104#define MIIM_ANEN 0x00001000
wdenk97d80fc2004-06-09 00:34:46 +0000105
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200106#define MIIM_CR 0x00
wdenk97d80fc2004-06-09 00:34:46 +0000107#define MIIM_CR_RST 0x00008000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200108#define MIIM_CR_INIT 0x00001000
wdenk42d1f032003-10-15 23:53:47 +0000109
wdenk7abf0c52004-04-18 21:45:42 +0000110#define MIIM_STATUS 0x1
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200111#define MIIM_STATUS_AN_DONE 0x00000020
wdenk97d80fc2004-06-09 00:34:46 +0000112#define MIIM_STATUS_LINK 0x0004
Stefan Roese5810dc32005-09-21 18:20:22 +0200113#define PHY_BMSR_AUTN_ABLE 0x0008
114#define PHY_BMSR_AUTN_COMP 0x0020
wdenk7abf0c52004-04-18 21:45:42 +0000115
wdenk97d80fc2004-06-09 00:34:46 +0000116#define MIIM_PHYIR1 0x2
117#define MIIM_PHYIR2 0x3
wdenk42d1f032003-10-15 23:53:47 +0000118
wdenk97d80fc2004-06-09 00:34:46 +0000119#define MIIM_ANAR 0x4
120#define MIIM_ANAR_INIT 0x1e1
wdenk42d1f032003-10-15 23:53:47 +0000121
122#define MIIM_TBI_ANLPBPA 0x5
123#define MIIM_TBI_ANLPBPA_HALF 0x00000040
124#define MIIM_TBI_ANLPBPA_FULL 0x00000020
125
wdenk97d80fc2004-06-09 00:34:46 +0000126#define MIIM_TBI_ANEX 0x6
127#define MIIM_TBI_ANEX_NP 0x00000004
128#define MIIM_TBI_ANEX_PRX 0x00000002
wdenk42d1f032003-10-15 23:53:47 +0000129
wdenk97d80fc2004-06-09 00:34:46 +0000130#define MIIM_GBIT_CONTROL 0x9
131#define MIIM_GBIT_CONTROL_INIT 0xe00
wdenk42d1f032003-10-15 23:53:47 +0000132
Andre Schwarz9acde122008-04-29 19:18:32 +0200133#define MIIM_EXT_PAGE_ACCESS 0x1f
134
Paul Gortmaker91e25762007-01-16 11:38:14 -0500135/* Broadcom BCM54xx -- taken from linux sungem_phy */
136#define MIIM_BCM54xx_AUXSTATUS 0x19
137#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
138#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
139
wdenk97d80fc2004-06-09 00:34:46 +0000140/* Cicada Auxiliary Control/Status Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200141#define MIIM_CIS8201_AUX_CONSTAT 0x1c
142#define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004
143#define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020
144#define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018
145#define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010
146#define MIIM_CIS8201_AUXCONSTAT_100 0x0008
wdenk42d1f032003-10-15 23:53:47 +0000147
wdenk97d80fc2004-06-09 00:34:46 +0000148/* Cicada Extended Control Register 1 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200149#define MIIM_CIS8201_EXT_CON1 0x17
150#define MIIM_CIS8201_EXTCON1_INIT 0x0000
wdenk97d80fc2004-06-09 00:34:46 +0000151
152/* Cicada 8204 Extended PHY Control Register 1 */
153#define MIIM_CIS8204_EPHY_CON 0x17
154#define MIIM_CIS8204_EPHYCON_INIT 0x0006
Wolfgang Denk03469832006-03-12 18:09:47 +0100155#define MIIM_CIS8204_EPHYCON_RGMII 0x1100
wdenk97d80fc2004-06-09 00:34:46 +0000156
157/* Cicada 8204 Serial LED Control Register */
158#define MIIM_CIS8204_SLED_CON 0x1b
159#define MIIM_CIS8204_SLEDCON_INIT 0x1115
wdenk42d1f032003-10-15 23:53:47 +0000160
161#define MIIM_GBIT_CON 0x09
wdenk7abf0c52004-04-18 21:45:42 +0000162#define MIIM_GBIT_CON_ADVERT 0x0e00
wdenk42d1f032003-10-15 23:53:47 +0000163
Jon Loeligerdebb7352006-04-26 17:58:56 -0500164/* Entry for Vitesse VSC8244 regs starts here */
165/* Vitesse VSC8244 Auxiliary Control/Status Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200166#define MIIM_VSC8244_AUX_CONSTAT 0x1c
167#define MIIM_VSC8244_AUXCONSTAT_INIT 0x0000
168#define MIIM_VSC8244_AUXCONSTAT_DUPLEX 0x0020
169#define MIIM_VSC8244_AUXCONSTAT_SPEED 0x0018
170#define MIIM_VSC8244_AUXCONSTAT_GBIT 0x0010
171#define MIIM_VSC8244_AUXCONSTAT_100 0x0008
172#define MIIM_CONTROL_INIT_LOOPBACK 0x4000
Jon Loeligerdebb7352006-04-26 17:58:56 -0500173
174/* Vitesse VSC8244 Extended PHY Control Register 1 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200175#define MIIM_VSC8244_EPHY_CON 0x17
176#define MIIM_VSC8244_EPHYCON_INIT 0x0006
Jon Loeligerdebb7352006-04-26 17:58:56 -0500177
178/* Vitesse VSC8244 Serial LED Control Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200179#define MIIM_VSC8244_LED_CON 0x1b
180#define MIIM_VSC8244_LEDCON_INIT 0xF011
Jon Loeligerdebb7352006-04-26 17:58:56 -0500181
Tor Krill2d934ea2008-03-28 15:29:45 +0100182/* Entry for Vitesse VSC8601 regs starts here (Not complete) */
183/* Vitesse VSC8601 Extended PHY Control Register 1 */
Andre Schwarz9acde122008-04-29 19:18:32 +0200184#define MIIM_VSC8601_EPHY_CON 0x17
Tor Krill2d934ea2008-03-28 15:29:45 +0100185#define MIIM_VSC8601_EPHY_CON_INIT_SKEW 0x1120
Andre Schwarz9acde122008-04-29 19:18:32 +0200186#define MIIM_VSC8601_SKEW_CTRL 0x1c
Tor Krill2d934ea2008-03-28 15:29:45 +0100187
wdenk97d80fc2004-06-09 00:34:46 +0000188/* 88E1011 PHY Status Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200189#define MIIM_88E1011_PHY_STATUS 0x11
190#define MIIM_88E1011_PHYSTAT_SPEED 0xc000
191#define MIIM_88E1011_PHYSTAT_GBIT 0x8000
192#define MIIM_88E1011_PHYSTAT_100 0x4000
193#define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000
wdenk97d80fc2004-06-09 00:34:46 +0000194#define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800
195#define MIIM_88E1011_PHYSTAT_LINK 0x0400
196
Andy Fleming09f3e092006-09-13 10:34:18 -0500197#define MIIM_88E1011_PHY_SCR 0x10
198#define MIIM_88E1011_PHY_MDI_X_AUTO 0x0060
199
200/* 88E1111 PHY LED Control Register */
Andre Schwarz9acde122008-04-29 19:18:32 +0200201#define MIIM_88E1111_PHY_LED_CONTROL 24
202#define MIIM_88E1111_PHY_LED_DIRECT 0x4100
203#define MIIM_88E1111_PHY_LED_COMBINE 0x411C
Andy Fleming09f3e092006-09-13 10:34:18 -0500204
Sergei Poselenovd23dc392008-06-06 15:52:44 +0200205/* 88E1121 PHY LED Control Register */
206#define MIIM_88E1121_PHY_LED_CTRL 16
207#define MIIM_88E1121_PHY_LED_PAGE 3
208#define MIIM_88E1121_PHY_LED_DEF 0x0030
209
210#define MIIM_88E1121_PHY_PAGE 22
211
Andy Fleming09f3e092006-09-13 10:34:18 -0500212/* 88E1145 Extended PHY Specific Control Register */
213#define MIIM_88E1145_PHY_EXT_CR 20
214#define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
215#define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
216
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200217#define MIIM_88E1145_PHY_PAGE 29
Andy Fleming09f3e092006-09-13 10:34:18 -0500218#define MIIM_88E1145_PHY_CAL_OV 30
219
Dave Liu18ee3202008-01-11 18:45:28 +0800220/* RTL8211B PHY Status Register */
221#define MIIM_RTL8211B_PHY_STATUS 0x11
222#define MIIM_RTL8211B_PHYSTAT_SPEED 0xc000
223#define MIIM_RTL8211B_PHYSTAT_GBIT 0x8000
224#define MIIM_RTL8211B_PHYSTAT_100 0x4000
225#define MIIM_RTL8211B_PHYSTAT_DUPLEX 0x2000
226#define MIIM_RTL8211B_PHYSTAT_SPDDONE 0x0800
227#define MIIM_RTL8211B_PHYSTAT_LINK 0x0400
Andy Fleming09f3e092006-09-13 10:34:18 -0500228
wdenk97d80fc2004-06-09 00:34:46 +0000229/* DM9161 Control register values */
230#define MIIM_DM9161_CR_STOP 0x0400
231#define MIIM_DM9161_CR_RSTAN 0x1200
232
233#define MIIM_DM9161_SCR 0x10
234#define MIIM_DM9161_SCR_INIT 0x0610
235
236/* DM9161 Specified Configuration and Status Register */
237#define MIIM_DM9161_SCSR 0x11
238#define MIIM_DM9161_SCSR_100F 0x8000
239#define MIIM_DM9161_SCSR_100H 0x4000
240#define MIIM_DM9161_SCSR_10F 0x2000
241#define MIIM_DM9161_SCSR_10H 0x1000
242
243/* DM9161 10BT Configuration/Status */
244#define MIIM_DM9161_10BTCSR 0x12
245#define MIIM_DM9161_10BTCSR_INIT 0x7800
wdenk42d1f032003-10-15 23:53:47 +0000246
wdenk3dd7f0f2005-04-04 23:43:44 +0000247/* LXT971 Status 2 registers */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200248#define MIIM_LXT971_SR2 0x11 /* Status Register 2 */
Wolfgang Denkd8169c92006-03-12 18:06:37 +0100249#define MIIM_LXT971_SR2_SPEED_MASK 0x4200
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200250#define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */
251#define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */
252#define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */
253#define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */
wdenk3dd7f0f2005-04-04 23:43:44 +0000254
Wolfgang Denkbe5048f2006-03-12 22:50:55 +0100255/* DP83865 Control register values */
256#define MIIM_DP83865_CR_INIT 0x9200
257
258/* DP83865 Link and Auto-Neg Status Register */
259#define MIIM_DP83865_LANR 0x11
260#define MIIM_DP83865_SPD_MASK 0x0018
261#define MIIM_DP83865_SPD_1000 0x0010
262#define MIIM_DP83865_SPD_100 0x0008
263#define MIIM_DP83865_DPX_FULL 0x0002
264
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200265#define MIIM_READ_COMMAND 0x00000001
wdenk42d1f032003-10-15 23:53:47 +0000266
267#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
268
269#define MINFLR_INIT_SETTINGS 0x00000040
270
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200271#define DMACTRL_INIT_SETTINGS 0x000000c3
272#define DMACTRL_GRS 0x00000010
273#define DMACTRL_GTS 0x00000008
wdenk42d1f032003-10-15 23:53:47 +0000274
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200275#define TSTAT_CLEAR_THALT 0x80000000
276#define RSTAT_CLEAR_RHALT 0x00800000
wdenk42d1f032003-10-15 23:53:47 +0000277
wdenk7abf0c52004-04-18 21:45:42 +0000278
wdenk42d1f032003-10-15 23:53:47 +0000279#define IEVENT_INIT_CLEAR 0xffffffff
280#define IEVENT_BABR 0x80000000
281#define IEVENT_RXC 0x40000000
282#define IEVENT_BSY 0x20000000
283#define IEVENT_EBERR 0x10000000
284#define IEVENT_MSRO 0x04000000
285#define IEVENT_GTSC 0x02000000
286#define IEVENT_BABT 0x01000000
287#define IEVENT_TXC 0x00800000
288#define IEVENT_TXE 0x00400000
289#define IEVENT_TXB 0x00200000
290#define IEVENT_TXF 0x00100000
291#define IEVENT_IE 0x00080000
292#define IEVENT_LC 0x00040000
293#define IEVENT_CRL 0x00020000
294#define IEVENT_XFUN 0x00010000
295#define IEVENT_RXB0 0x00008000
296#define IEVENT_GRSC 0x00000100
297#define IEVENT_RXF0 0x00000080
298
299#define IMASK_INIT_CLEAR 0x00000000
300#define IMASK_TXEEN 0x00400000
301#define IMASK_TXBEN 0x00200000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200302#define IMASK_TXFEN 0x00100000
wdenk42d1f032003-10-15 23:53:47 +0000303#define IMASK_RXFEN0 0x00000080
304
305
306/* Default Attribute fields */
307#define ATTR_INIT_SETTINGS 0x000000c0
308#define ATTRELI_INIT_SETTINGS 0x00000000
309
310
311/* TxBD status field bits */
312#define TXBD_READY 0x8000
313#define TXBD_PADCRC 0x4000
314#define TXBD_WRAP 0x2000
315#define TXBD_INTERRUPT 0x1000
316#define TXBD_LAST 0x0800
317#define TXBD_CRC 0x0400
318#define TXBD_DEF 0x0200
319#define TXBD_HUGEFRAME 0x0080
320#define TXBD_LATECOLLISION 0x0080
321#define TXBD_RETRYLIMIT 0x0040
322#define TXBD_RETRYCOUNTMASK 0x003c
323#define TXBD_UNDERRUN 0x0002
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200324#define TXBD_STATS 0x03ff
wdenk42d1f032003-10-15 23:53:47 +0000325
326/* RxBD status field bits */
327#define RXBD_EMPTY 0x8000
328#define RXBD_RO1 0x4000
329#define RXBD_WRAP 0x2000
330#define RXBD_INTERRUPT 0x1000
331#define RXBD_LAST 0x0800
332#define RXBD_FIRST 0x0400
333#define RXBD_MISS 0x0100
334#define RXBD_BROADCAST 0x0080
335#define RXBD_MULTICAST 0x0040
336#define RXBD_LARGE 0x0020
337#define RXBD_NONOCTET 0x0010
338#define RXBD_SHORT 0x0008
339#define RXBD_CRCERR 0x0004
340#define RXBD_OVERRUN 0x0002
341#define RXBD_TRUNCATED 0x0001
342#define RXBD_STATS 0x003f
343
344typedef struct txbd8
345{
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200346 ushort status; /* Status Fields */
347 ushort length; /* Buffer length */
348 uint bufPtr; /* Buffer Pointer */
wdenk42d1f032003-10-15 23:53:47 +0000349} txbd8_t;
350
351typedef struct rxbd8
352{
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200353 ushort status; /* Status Fields */
354 ushort length; /* Buffer Length */
355 uint bufPtr; /* Buffer Pointer */
wdenk42d1f032003-10-15 23:53:47 +0000356} rxbd8_t;
357
358typedef struct rmon_mib
359{
360 /* Transmit and Receive Counters */
361 uint tr64; /* Transmit and Receive 64-byte Frame Counter */
362 uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */
363 uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */
364 uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */
365 uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */
366 uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */
367 uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */
368 /* Receive Counters */
369 uint rbyt; /* Receive Byte Counter */
370 uint rpkt; /* Receive Packet Counter */
371 uint rfcs; /* Receive FCS Error Counter */
372 uint rmca; /* Receive Multicast Packet (Counter) */
373 uint rbca; /* Receive Broadcast Packet */
374 uint rxcf; /* Receive Control Frame Packet */
375 uint rxpf; /* Receive Pause Frame Packet */
376 uint rxuo; /* Receive Unknown OP Code */
377 uint raln; /* Receive Alignment Error */
378 uint rflr; /* Receive Frame Length Error */
379 uint rcde; /* Receive Code Error */
380 uint rcse; /* Receive Carrier Sense Error */
381 uint rund; /* Receive Undersize Packet */
382 uint rovr; /* Receive Oversize Packet */
383 uint rfrg; /* Receive Fragments */
384 uint rjbr; /* Receive Jabber */
385 uint rdrp; /* Receive Drop */
386 /* Transmit Counters */
387 uint tbyt; /* Transmit Byte Counter */
388 uint tpkt; /* Transmit Packet */
389 uint tmca; /* Transmit Multicast Packet */
390 uint tbca; /* Transmit Broadcast Packet */
391 uint txpf; /* Transmit Pause Control Frame */
392 uint tdfr; /* Transmit Deferral Packet */
393 uint tedf; /* Transmit Excessive Deferral Packet */
394 uint tscl; /* Transmit Single Collision Packet */
395 /* (0x2_n700) */
396 uint tmcl; /* Transmit Multiple Collision Packet */
397 uint tlcl; /* Transmit Late Collision Packet */
398 uint txcl; /* Transmit Excessive Collision Packet */
399 uint tncl; /* Transmit Total Collision */
400
401 uint res2;
402
403 uint tdrp; /* Transmit Drop Frame */
404 uint tjbr; /* Transmit Jabber Frame */
405 uint tfcs; /* Transmit FCS Error */
406 uint txcf; /* Transmit Control Frame */
407 uint tovr; /* Transmit Oversize Frame */
408 uint tund; /* Transmit Undersize Frame */
409 uint tfrg; /* Transmit Fragments Frame */
410 /* General Registers */
411 uint car1; /* Carry Register One */
412 uint car2; /* Carry Register Two */
413 uint cam1; /* Carry Register One Mask */
414 uint cam2; /* Carry Register Two Mask */
415} rmon_mib_t;
416
417typedef struct tsec_hash_regs
418{
419 uint iaddr0; /* Individual Address Register 0 */
420 uint iaddr1; /* Individual Address Register 1 */
421 uint iaddr2; /* Individual Address Register 2 */
422 uint iaddr3; /* Individual Address Register 3 */
423 uint iaddr4; /* Individual Address Register 4 */
424 uint iaddr5; /* Individual Address Register 5 */
425 uint iaddr6; /* Individual Address Register 6 */
426 uint iaddr7; /* Individual Address Register 7 */
427 uint res1[24];
428 uint gaddr0; /* Group Address Register 0 */
429 uint gaddr1; /* Group Address Register 1 */
430 uint gaddr2; /* Group Address Register 2 */
431 uint gaddr3; /* Group Address Register 3 */
432 uint gaddr4; /* Group Address Register 4 */
433 uint gaddr5; /* Group Address Register 5 */
434 uint gaddr6; /* Group Address Register 6 */
435 uint gaddr7; /* Group Address Register 7 */
436 uint res2[24];
437} tsec_hash_t;
438
439typedef struct tsec
440{
441 /* General Control and Status Registers (0x2_n000) */
442 uint res000[4];
443
444 uint ievent; /* Interrupt Event */
445 uint imask; /* Interrupt Mask */
446 uint edis; /* Error Disabled */
447 uint res01c;
448 uint ecntrl; /* Ethernet Control */
449 uint minflr; /* Minimum Frame Length */
450 uint ptv; /* Pause Time Value */
451 uint dmactrl; /* DMA Control */
452 uint tbipa; /* TBI PHY Address */
453
454 uint res034[3];
455 uint res040[48];
456
457 /* Transmit Control and Status Registers (0x2_n100) */
458 uint tctrl; /* Transmit Control */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200459 uint tstat; /* Transmit Status */
wdenk42d1f032003-10-15 23:53:47 +0000460 uint res108;
461 uint tbdlen; /* Tx BD Data Length */
462 uint res110[5];
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200463 uint ctbptr; /* Current TxBD Pointer */
wdenk42d1f032003-10-15 23:53:47 +0000464 uint res128[23];
465 uint tbptr; /* TxBD Pointer */
466 uint res188[30];
467 /* (0x2_n200) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200468 uint res200;
wdenk42d1f032003-10-15 23:53:47 +0000469 uint tbase; /* TxBD Base Address */
470 uint res208[42];
471 uint ostbd; /* Out of Sequence TxBD */
472 uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200473 uint res2b8[18];
wdenk42d1f032003-10-15 23:53:47 +0000474
475 /* Receive Control and Status Registers (0x2_n300) */
476 uint rctrl; /* Receive Control */
477 uint rstat; /* Receive Status */
478 uint res308;
479 uint rbdlen; /* RxBD Data Length */
480 uint res310[4];
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200481 uint res320;
482 uint crbptr; /* Current Receive Buffer Pointer */
wdenk42d1f032003-10-15 23:53:47 +0000483 uint res328[6];
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200484 uint mrblr; /* Maximum Receive Buffer Length */
wdenk42d1f032003-10-15 23:53:47 +0000485 uint res344[16];
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200486 uint rbptr; /* RxBD Pointer */
487 uint res388[30];
wdenk42d1f032003-10-15 23:53:47 +0000488 /* (0x2_n400) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200489 uint res400;
490 uint rbase; /* RxBD Base Address */
491 uint res408[62];
wdenk42d1f032003-10-15 23:53:47 +0000492
493 /* MAC Registers (0x2_n500) */
494 uint maccfg1; /* MAC Configuration #1 */
495 uint maccfg2; /* MAC Configuration #2 */
496 uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */
497 uint hafdup; /* Half-duplex */
498 uint maxfrm; /* Maximum Frame */
499 uint res514;
500 uint res518;
501
502 uint res51c;
503
504 uint miimcfg; /* MII Management: Configuration */
505 uint miimcom; /* MII Management: Command */
506 uint miimadd; /* MII Management: Address */
507 uint miimcon; /* MII Management: Control */
508 uint miimstat; /* MII Management: Status */
509 uint miimind; /* MII Management: Indicators */
510
511 uint res538;
512
513 uint ifstat; /* Interface Status */
514 uint macstnaddr1; /* Station Address, part 1 */
515 uint macstnaddr2; /* Station Address, part 2 */
516 uint res548[46];
517
518 /* (0x2_n600) */
519 uint res600[32];
520
521 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
522 rmon_mib_t rmon;
523 uint res740[48];
524
525 /* Hash Function Registers (0x2_n800) */
526 tsec_hash_t hash;
527
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200528 uint res900[128];
wdenk42d1f032003-10-15 23:53:47 +0000529
530 /* Pattern Registers (0x2_nb00) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200531 uint resb00[62];
532 uint attr; /* Default Attribute Register */
533 uint attreli; /* Default Attribute Extract Length and Index */
wdenk42d1f032003-10-15 23:53:47 +0000534
535 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
536 uint resc00[256];
537} tsec_t;
538
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500539#define TSEC_GIGABIT (1)
540
541/* This flag currently only has
542 * meaning if we're using the eTSEC */
543#define TSEC_REDUCED (1 << 1)
544
wdenk97d80fc2004-06-09 00:34:46 +0000545struct tsec_private {
546 volatile tsec_t *regs;
547 volatile tsec_t *phyregs;
548 struct phy_info *phyinfo;
549 uint phyaddr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500550 u32 flags;
wdenk97d80fc2004-06-09 00:34:46 +0000551 uint link;
552 uint duplexity;
553 uint speed;
554};
555
556
557/*
558 * struct phy_cmd: A command for reading or writing a PHY register
559 *
560 * mii_reg: The register to read or write
561 *
562 * mii_data: For writes, the value to put in the register.
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200563 * A value of -1 indicates this is a read.
wdenk97d80fc2004-06-09 00:34:46 +0000564 *
565 * funct: A function pointer which is invoked for each command.
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200566 * For reads, this function will be passed the value read
wdenk97d80fc2004-06-09 00:34:46 +0000567 * from the PHY, and process it.
568 * For writes, the result of this function will be written
569 * to the PHY register
570 */
571struct phy_cmd {
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200572 uint mii_reg;
573 uint mii_data;
574 uint (*funct) (uint mii_reg, struct tsec_private * priv);
wdenk97d80fc2004-06-09 00:34:46 +0000575};
576
577/* struct phy_info: a structure which defines attributes for a PHY
578 *
579 * id will contain a number which represents the PHY. During
580 * startup, the driver will poll the PHY to find out what its
581 * UID--as defined by registers 2 and 3--is. The 32-bit result
582 * gotten from the PHY will be shifted right by "shift" bits to
583 * discard any bits which may change based on revision numbers
584 * unimportant to functionality
585 *
586 * The struct phy_cmd entries represent pointers to an arrays of
587 * commands which tell the driver what to do to the PHY.
588 */
589struct phy_info {
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200590 uint id;
591 char *name;
592 uint shift;
593 /* Called to configure the PHY, and modify the controller
594 * based on the results */
595 struct phy_cmd *config;
wdenk97d80fc2004-06-09 00:34:46 +0000596
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200597 /* Called when starting up the controller */
598 struct phy_cmd *startup;
wdenk97d80fc2004-06-09 00:34:46 +0000599
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200600 /* Called when bringing down the controller */
601 struct phy_cmd *shutdown;
wdenk97d80fc2004-06-09 00:34:46 +0000602};
603
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500604struct tsec_info_struct {
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500605 tsec_t *regs;
606 tsec_t *miiregs;
607 char *devname;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500608 unsigned int phyaddr;
609 u32 flags;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500610};
611
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500612int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
613int tsec_standard_init(bd_t *bis);
614int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num);
615
wdenk42d1f032003-10-15 23:53:47 +0000616#endif /* __TSEC_H */