blob: 6ba7bf523a6c339d368381e8869d33b341cccd8d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbellcba69ee2014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Jagan Teki237050f2018-05-07 13:03:36 +053014#include <dm.h>
Simon Glassc7694dd2019-08-01 09:46:46 -060015#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070016#include <hang.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060017#include <image.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070018#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060019#include <log.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020020#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020021#include <axp_pmic.h>
Jagan Teki237050f2018-05-07 13:03:36 +053022#include <generic-phy.h>
23#include <phy-sun4i-usb.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010024#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020025#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020026#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010027#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010028#include <asm/arch/gpio.h>
29#include <asm/arch/mmc.h>
Samuel Holland8a8b73b2020-10-24 10:21:52 -050030#include <asm/arch/prcm.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020031#include <asm/arch/spl.h>
Simon Glass401d1c42020-10-30 21:38:53 -060032#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060033#include <linux/delay.h>
Simon Glass3db71102019-11-14 12:57:16 -070034#include <u-boot/crc.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020035#ifndef CONFIG_ARM64
36#include <asm/armv7.h>
37#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020038#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020039#include <asm/io.h>
Philipp Tomsicha740ee92018-11-25 19:22:18 +010040#include <u-boot/crc.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060041#include <env_internal.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090042#include <linux/libfdt.h>
Andre Heider9267ff82021-10-01 19:29:00 +010043#include <fdt_support.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020044#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020045#include <net.h>
Maxime Ripardf4c35232017-08-23 10:08:29 +020046#include <spl.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010047#include <sy8106a.h>
Simon Glass5d982852017-05-17 08:23:00 -060048#include <asm/setup.h>
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +020049#include <status_led.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010050
Tom Rinide695722021-08-17 17:59:46 -040051#if defined(CONFIG_VIDEO_LCD_PANEL_I2C)
Hans de Goede55410082015-02-16 17:23:25 +010052/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
53int soft_i2c_gpio_sda;
54int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020055
56static int soft_i2c_board_init(void)
57{
58 int ret;
59
60 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
61 if (soft_i2c_gpio_sda < 0) {
62 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
63 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
64 return soft_i2c_gpio_sda;
65 }
66 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
67 if (ret) {
68 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
69 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
70 return ret;
71 }
72
73 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
74 if (soft_i2c_gpio_scl < 0) {
75 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
76 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
77 return soft_i2c_gpio_scl;
78 }
79 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
80 if (ret) {
81 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
82 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
83 return ret;
84 }
85
86 return 0;
87}
88#else
89static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010090#endif
91
Ian Campbellcba69ee2014-05-05 11:52:26 +010092DECLARE_GLOBAL_DATA_PTR;
93
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020094void i2c_init_board(void)
95{
96#ifdef CONFIG_I2C0_ENABLE
97#if defined(CONFIG_MACH_SUN4I) || \
98 defined(CONFIG_MACH_SUN5I) || \
99 defined(CONFIG_MACH_SUN7I) || \
100 defined(CONFIG_MACH_SUN8I_R40)
101 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
103 clock_twi_onoff(0, 1);
104#elif defined(CONFIG_MACH_SUN6I)
105 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
106 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
107 clock_twi_onoff(0, 1);
Icenowy Zheng8c51c652020-10-26 22:19:34 +0800108#elif defined(CONFIG_MACH_SUN8I_V3S)
109 sunxi_gpio_set_cfgpin(SUNXI_GPB(6), SUN8I_V3S_GPB_TWI0);
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(7), SUN8I_V3S_GPB_TWI0);
111 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200112#elif defined(CONFIG_MACH_SUN8I)
113 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
114 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
115 clock_twi_onoff(0, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200116#elif defined(CONFIG_MACH_SUN50I)
117 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0);
118 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0);
119 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200120#endif
121#endif
122
123#ifdef CONFIG_I2C1_ENABLE
124#if defined(CONFIG_MACH_SUN4I) || \
125 defined(CONFIG_MACH_SUN7I) || \
126 defined(CONFIG_MACH_SUN8I_R40)
127 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
128 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
129 clock_twi_onoff(1, 1);
130#elif defined(CONFIG_MACH_SUN5I)
131 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
132 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
133 clock_twi_onoff(1, 1);
134#elif defined(CONFIG_MACH_SUN6I)
135 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
136 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
137 clock_twi_onoff(1, 1);
138#elif defined(CONFIG_MACH_SUN8I)
139 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
140 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
141 clock_twi_onoff(1, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200142#elif defined(CONFIG_MACH_SUN50I)
143 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1);
144 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1);
145 clock_twi_onoff(1, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200146#endif
147#endif
148
149#ifdef CONFIG_I2C2_ENABLE
150#if defined(CONFIG_MACH_SUN4I) || \
151 defined(CONFIG_MACH_SUN7I) || \
152 defined(CONFIG_MACH_SUN8I_R40)
153 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
154 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
155 clock_twi_onoff(2, 1);
156#elif defined(CONFIG_MACH_SUN5I)
157 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
158 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
159 clock_twi_onoff(2, 1);
160#elif defined(CONFIG_MACH_SUN6I)
161 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
162 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
163 clock_twi_onoff(2, 1);
164#elif defined(CONFIG_MACH_SUN8I)
165 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
166 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
167 clock_twi_onoff(2, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200168#elif defined(CONFIG_MACH_SUN50I)
169 sunxi_gpio_set_cfgpin(SUNXI_GPE(14), SUN50I_GPE_TWI2);
170 sunxi_gpio_set_cfgpin(SUNXI_GPE(15), SUN50I_GPE_TWI2);
171 clock_twi_onoff(2, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200172#endif
173#endif
174
175#ifdef CONFIG_I2C3_ENABLE
176#if defined(CONFIG_MACH_SUN6I)
177 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
178 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
179 clock_twi_onoff(3, 1);
180#elif defined(CONFIG_MACH_SUN7I) || \
181 defined(CONFIG_MACH_SUN8I_R40)
182 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
183 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
184 clock_twi_onoff(3, 1);
185#endif
186#endif
187
188#ifdef CONFIG_I2C4_ENABLE
189#if defined(CONFIG_MACH_SUN7I) || \
190 defined(CONFIG_MACH_SUN8I_R40)
191 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
192 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
193 clock_twi_onoff(4, 1);
194#endif
195#endif
196
197#ifdef CONFIG_R_I2C_ENABLE
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800198#ifdef CONFIG_MACH_SUN50I
199 clock_twi_onoff(5, 1);
200 sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
201 sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
Jernej Skrabecd0b07c12021-01-11 21:11:42 +0100202#elif CONFIG_MACH_SUN50I_H616
203 clock_twi_onoff(5, 1);
204 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN50I_H616_GPL_R_TWI);
205 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN50I_H616_GPL_R_TWI);
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800206#else
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200207 clock_twi_onoff(5, 1);
208 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
209 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
210#endif
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800211#endif
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200212}
213
Maxime Ripardb39117c2018-01-23 21:17:03 +0100214#if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
215enum env_location env_get_location(enum env_operation op, int prio)
216{
217 switch (prio) {
218 case 0:
219 return ENVL_FAT;
220
221 case 1:
222 return ENVL_MMC;
223
224 default:
225 return ENVL_UNKNOWN;
226 }
227}
228#endif
229
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000230#ifdef CONFIG_DM_MMC
231static void mmc_pinmux_setup(int sdc);
232#endif
233
Ian Campbellcba69ee2014-05-05 11:52:26 +0100234/* add board specific code here */
235int board_init(void)
236{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200237 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100238
239 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
240
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200241#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +0100242 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
243 debug("id_pfr1: 0x%08x\n", id_pfr1);
244 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200245 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
246 uint32_t freq;
247
Ian Campbellcba69ee2014-05-05 11:52:26 +0100248 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200249
250 /*
251 * CNTFRQ is a secure register, so we will crash if we try to
252 * write this from the non-secure world (read is OK, though).
253 * In case some bootcode has already set the correct value,
254 * we avoid the risk of writing to it.
255 */
256 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000257 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200258 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000259 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200260#ifdef CONFIG_NON_SECURE
261 printf("arch timer frequency is wrong, but cannot adjust it\n");
262#else
263 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000264 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200265#endif
266 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100267 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200268#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100269
Hans de Goede2fcf0332015-04-25 17:25:14 +0200270 ret = axp_gpio_init();
271 if (ret)
272 return ret;
273
Andre Przywarae9ad1b82021-01-18 23:23:59 +0000274 /* strcmp() would look better, but doesn't get optimised away. */
275 if (CONFIG_SATAPWR[0]) {
276 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
277 if (satapwr_pin >= 0) {
278 gpio_request(satapwr_pin, "satapwr");
279 gpio_direction_output(satapwr_pin, 1);
280
281 /*
282 * Give the attached SATA device time to power-up
283 * to avoid link timeouts
284 */
285 mdelay(500);
286 }
287 }
288
289 if (CONFIG_MACPWR[0]) {
290 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
291 if (macpwr_pin >= 0) {
292 gpio_request(macpwr_pin, "macpwr");
293 gpio_direction_output(macpwr_pin, 1);
294 }
295 }
Hans de Goedefc8991c2016-03-17 13:53:03 +0100296
Igor Opaniuk2147a162021-02-09 13:52:45 +0200297#if CONFIG_IS_ENABLED(DM_I2C)
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200298 /*
299 * Temporary workaround for enabling I2C clocks until proper sunxi DM
300 * clk, reset and pinctrl drivers land.
301 */
302 i2c_init_board();
303#endif
304
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000305#ifdef CONFIG_DM_MMC
306 /*
307 * Temporary workaround for enabling MMC clocks until a sunxi DM
308 * pinctrl driver lands.
309 */
310 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
311#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
312 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
313#endif
314#endif /* CONFIG_DM_MMC */
315
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200316 /* Uses dm gpio code so do this here and not in i2c_init_board() */
317 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100318}
319
Andre Przywaracff5c132018-10-25 17:23:04 +0800320/*
321 * On older SoCs the SPL is actually at address zero, so using NULL as
322 * an error value does not work.
323 */
324#define INVALID_SPL_HEADER ((void *)~0UL)
325
326static struct boot_file_head * get_spl_header(uint8_t req_version)
327{
328 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
329 uint8_t spl_header_version = spl->spl_signature[3];
330
331 /* Is there really the SPL header (still) there? */
332 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
333 return INVALID_SPL_HEADER;
334
335 if (spl_header_version < req_version) {
336 printf("sunxi SPL version mismatch: expected %u, got %u\n",
337 req_version, spl_header_version);
338 return INVALID_SPL_HEADER;
339 }
340
341 return spl;
342}
343
Samuel Holland467b7e52020-10-24 10:21:50 -0500344static const char *get_spl_dt_name(void)
345{
346 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
347
348 /* Check if there is a DT name stored in the SPL header. */
349 if (spl != INVALID_SPL_HEADER && spl->dt_name_offset)
350 return (char *)spl + spl->dt_name_offset;
351
352 return NULL;
353}
Samuel Holland467b7e52020-10-24 10:21:50 -0500354
Ian Campbellcba69ee2014-05-05 11:52:26 +0100355int dram_init(void)
356{
Andre Przywara57766102018-10-25 17:23:07 +0800357 struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
358
359 if (spl == INVALID_SPL_HEADER)
360 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
361 PHYS_SDRAM_0_SIZE);
362 else
363 gd->ram_size = (phys_addr_t)spl->dram_size << 20;
364
365 if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
366 gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100367
368 return 0;
369}
370
Boris Brezillon4ccae812016-06-15 21:09:23 +0200371#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200372static void nand_pinmux_setup(void)
373{
374 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200375
376 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200377 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
378
Hans de Goede022a99d2015-08-15 13:17:49 +0200379#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
380 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200381 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200382#endif
383 /* sun4i / sun7i do have a PC23, but it is not used for nand,
384 * only sun7i has a PC24 */
385#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200386 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200387#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200388}
389
390static void nand_clock_setup(void)
391{
392 struct sunxi_ccm_reg *const ccm =
393 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200394
Karol Gugalaad008292015-07-23 14:33:01 +0200395 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalba1c98b2018-02-28 20:51:53 +0100396#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
397 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
398 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
399#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200400 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
401}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200402
403void board_nand_init(void)
404{
405 nand_pinmux_setup();
406 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200407#ifndef CONFIG_SPL_BUILD
408 sunxi_nand_init();
409#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200410}
Karol Gugalaad008292015-07-23 14:33:01 +0200411#endif
412
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900413#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100414static void mmc_pinmux_setup(int sdc)
415{
416 unsigned int pin;
417
418 switch (sdc) {
419 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100420 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100421 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100422 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100423 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
424 sunxi_gpio_set_drv(pin, 2);
425 }
426 break;
427
428 case 1:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800429#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
430 defined(CONFIG_MACH_SUN8I_R40)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500431 if (IS_ENABLED(CONFIG_MMC1_PINS_PH)) {
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100432 /* SDC1: PH22-PH-27 */
433 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
434 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
435 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
436 sunxi_gpio_set_drv(pin, 2);
437 }
438 } else {
439 /* SDC1: PG0-PG5 */
440 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
441 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
442 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
443 sunxi_gpio_set_drv(pin, 2);
444 }
445 }
446#elif defined(CONFIG_MACH_SUN5I)
447 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200448 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100449 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100450 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
451 sunxi_gpio_set_drv(pin, 2);
452 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100453#elif defined(CONFIG_MACH_SUN6I)
454 /* SDC1: PG0-PG5 */
455 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
456 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
457 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
458 sunxi_gpio_set_drv(pin, 2);
459 }
460#elif defined(CONFIG_MACH_SUN8I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500461 /* SDC1: PG0-PG5 */
462 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
463 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
464 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
465 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100466 }
467#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100468 break;
469
470 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100471#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
472 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100473 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100474 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100475 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
476 sunxi_gpio_set_drv(pin, 2);
477 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100478#elif defined(CONFIG_MACH_SUN5I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500479 /* SDC2: PC6-PC15 */
480 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
481 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
482 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
483 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100484 }
485#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500486 /* SDC2: PC6-PC15, PC24 */
487 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
488 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
489 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
490 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100491 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500492
493 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
494 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
495 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800496#elif defined(CONFIG_MACH_SUN8I_R40)
497 /* SDC2: PC6-PC15, PC24 */
498 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
499 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
500 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
501 sunxi_gpio_set_drv(pin, 2);
502 }
503
504 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
505 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
506 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200507#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100508 /* SDC2: PC5-PC6, PC8-PC16 */
509 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
510 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100511 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
512 sunxi_gpio_set_drv(pin, 2);
513 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100514
515 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
516 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
517 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
518 sunxi_gpio_set_drv(pin, 2);
519 }
Icenowy Zheng42956f12018-07-21 16:20:29 +0800520#elif defined(CONFIG_MACH_SUN50I_H6)
521 /* SDC2: PC4-PC14 */
522 for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
523 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
524 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
525 sunxi_gpio_set_drv(pin, 2);
526 }
Andre Przywara212224e2021-04-26 00:38:04 +0100527#elif defined(CONFIG_MACH_SUN50I_H616)
528 /* SDC2: PC0-PC1, PC5-PC6, PC8-PC11, PC13-PC16 */
529 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(16); pin++) {
530 if (pin > SUNXI_GPC(1) && pin < SUNXI_GPC(5))
531 continue;
532 if (pin == SUNXI_GPC(7) || pin == SUNXI_GPC(12))
533 continue;
534 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
535 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
536 sunxi_gpio_set_drv(pin, 3);
537 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800538#elif defined(CONFIG_MACH_SUN9I)
539 /* SDC2: PC6-PC16 */
540 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
541 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
542 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
543 sunxi_gpio_set_drv(pin, 2);
544 }
Andre Przywara212224e2021-04-26 00:38:04 +0100545#else
546 puts("ERROR: No pinmux setup defined for MMC2!\n");
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100547#endif
548 break;
549
550 case 3:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800551#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
552 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100553 /* SDC3: PI4-PI9 */
554 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
555 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
556 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
557 sunxi_gpio_set_drv(pin, 2);
558 }
559#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500560 /* SDC3: PC6-PC15, PC24 */
561 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
562 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
563 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
564 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100565 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500566
567 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
568 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
569 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100570#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100571 break;
572
573 default:
574 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
575 break;
576 }
577}
578
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900579int board_mmc_init(struct bd_info *bis)
Ian Campbelle24ea552014-05-05 14:42:31 +0100580{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200581 __maybe_unused struct mmc *mmc0, *mmc1;
Hans de Goedee79c7c82014-10-02 21:13:54 +0200582
Ian Campbelle24ea552014-05-05 14:42:31 +0100583 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200584 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
585 if (!mmc0)
586 return -1;
587
Hans de Goede2ccfac02014-10-02 20:43:50 +0200588#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100589 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200590 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
591 if (!mmc1)
592 return -1;
593#endif
594
Ian Campbelle24ea552014-05-05 14:42:31 +0100595 return 0;
596}
Samuel Holland1011ebc2021-04-18 22:16:21 -0500597
598#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
599int mmc_get_env_dev(void)
600{
601 switch (sunxi_get_boot_device()) {
602 case BOOT_DEVICE_MMC1:
603 return 0;
604 case BOOT_DEVICE_MMC2:
605 return 1;
606 default:
607 return CONFIG_SYS_MMC_ENV_DEV;
608 }
609}
610#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100611#endif
612
Ian Campbellcba69ee2014-05-05 11:52:26 +0100613#ifdef CONFIG_SPL_BUILD
Andre Przywara57766102018-10-25 17:23:07 +0800614
615static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
616{
617 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
618
619 if (spl == INVALID_SPL_HEADER)
620 return;
621
622 /* Promote the header version for U-Boot proper, if needed. */
623 if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
624 spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
625
626 spl->dram_size = dram_size >> 20;
627}
628
Ian Campbellcba69ee2014-05-05 11:52:26 +0100629void sunxi_board_init(void)
630{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200631 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100632
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +0200633#ifdef CONFIG_LED_STATUS
634 if (IS_ENABLED(CONFIG_SPL_DRIVERS_MISC))
635 status_led_init();
636#endif
637
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100638#ifdef CONFIG_SY8106A_POWER
639 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
640#endif
641
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800642#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100643 defined CONFIG_AXP221_POWER || defined CONFIG_AXP305_POWER || \
644 defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200645 power_failed = axp_init();
646
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800647#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
648 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200649 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200650#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100651#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200652 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
653 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100654#endif
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800655#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200656 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200657#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800658#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
659 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200660 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200661#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200662
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800663#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
664 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200665 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
666#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100667#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200668 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100669#endif
670#if !defined(CONFIG_AXP152_POWER) && !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200671 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
672#endif
673#ifdef CONFIG_AXP209_POWER
674 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
675#endif
676
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800677#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
678 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800679 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
680 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800681#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800682 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
683 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800684#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200685 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
686 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
687 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
688#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800689
690#ifdef CONFIG_AXP818_POWER
691 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
692 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
693 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800694#endif
695
696#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800697 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800698#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200699#endif
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000700 printf("DRAM:");
701 gd->ram_size = sunxi_dram_init();
702 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
703 if (!gd->ram_size)
704 hang();
705
706 sunxi_spl_store_dram_size(gd->ram_size);
Andre Przywara57766102018-10-25 17:23:07 +0800707
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200708 /*
709 * Only clock up the CPU to full speed if we are reasonably
710 * assured it's being powered with suitable core voltage
711 */
712 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000713 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200714 else
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000715 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100716}
717#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200718
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100719#ifdef CONFIG_USB_GADGET
720int g_dnl_board_usb_cable_connected(void)
721{
Jagan Teki237050f2018-05-07 13:03:36 +0530722 struct udevice *dev;
723 struct phy phy;
724 int ret;
725
Jean-Jacques Hiblot01311622018-11-29 10:52:46 +0100726 ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
Jagan Teki237050f2018-05-07 13:03:36 +0530727 if (ret) {
728 pr_err("%s: Cannot find USB device\n", __func__);
729 return ret;
730 }
731
732 ret = generic_phy_get_by_name(dev, "usb", &phy);
733 if (ret) {
734 pr_err("failed to get %s USB PHY\n", dev->name);
735 return ret;
736 }
737
738 ret = generic_phy_init(&phy);
739 if (ret) {
Patrick Delaunayf286e372020-07-03 17:36:41 +0200740 pr_debug("failed to init %s USB PHY\n", dev->name);
Jagan Teki237050f2018-05-07 13:03:36 +0530741 return ret;
742 }
743
744 ret = sun4i_usb_phy_vbus_detect(&phy);
745 if (ret == 1) {
746 pr_err("A charger is plugged into the OTG\n");
747 return -ENODEV;
748 }
749
750 return ret;
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100751}
752#endif
753
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100754#ifdef CONFIG_SERIAL_TAG
755void get_board_serial(struct tag_serialnr *serialnr)
756{
757 char *serial_string;
758 unsigned long long serial;
759
Simon Glass00caae62017-08-03 12:22:12 -0600760 serial_string = env_get("serial#");
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100761
762 if (serial_string) {
763 serial = simple_strtoull(serial_string, NULL, 16);
764
765 serialnr->high = (unsigned int) (serial >> 32);
766 serialnr->low = (unsigned int) (serial & 0xffffffff);
767 } else {
768 serialnr->high = 0;
769 serialnr->low = 0;
770 }
771}
772#endif
773
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200774/*
775 * Check the SPL header for the "sunxi" variant. If found: parse values
776 * that might have been passed by the loader ("fel" utility), and update
777 * the environment accordingly.
778 */
779static void parse_spl_header(const uint32_t spl_addr)
780{
Andre Przywaracff5c132018-10-25 17:23:04 +0800781 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200782
Andre Przywaracff5c132018-10-25 17:23:04 +0800783 if (spl == INVALID_SPL_HEADER)
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200784 return;
Andre Przywaracff5c132018-10-25 17:23:04 +0800785
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200786 if (!spl->fel_script_address)
787 return;
788
789 if (spl->fel_uEnv_length != 0) {
790 /*
791 * data is expected in uEnv.txt compatible format, so "env
792 * import -t" the string(s) at fel_script_address right away.
793 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100794 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200795 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
796 return;
797 }
798 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass018f5302017-08-03 12:22:10 -0600799 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200800}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200801
Andre Heider928f4f42021-10-01 19:29:00 +0100802static bool get_unique_sid(unsigned int *sid)
803{
804 if (sunxi_get_sid(sid) != 0)
805 return false;
806
807 if (!sid[0])
808 return false;
809
810 /*
811 * The single words 1 - 3 of the SID have quite a few bits
812 * which are the same on many models, so we take a crc32
813 * of all 3 words, to get a more unique value.
814 *
815 * Note we only do this on newer SoCs as we cannot change
816 * the algorithm on older SoCs since those have been using
817 * fixed mac-addresses based on only using word 3 for a
818 * long time and changing a fixed mac-address with an
819 * u-boot update is not good.
820 */
821#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
822 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
823 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
824 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
825#endif
826
827 /* Ensure the NIC specific bytes of the mac are not all 0 */
828 if ((sid[3] & 0xffffff) == 0)
829 sid[3] |= 0x800000;
830
831 return true;
832}
833
Hans de Goedef2219612016-06-26 13:34:42 +0200834/*
835 * Note this function gets called multiple times.
836 * It must not make any changes to env variables which already exist.
837 */
838static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200839{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100840 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100841 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100842 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200843 char ethaddr[16];
Andre Heider928f4f42021-10-01 19:29:00 +0100844 int i;
Hans de Goedef2219612016-06-26 13:34:42 +0200845
Andre Heider928f4f42021-10-01 19:29:00 +0100846 if (!get_unique_sid(sid))
847 return;
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200848
Andre Heider928f4f42021-10-01 19:29:00 +0100849 for (i = 0; i < 4; i++) {
850 sprintf(ethaddr, "ethernet%d", i);
851 if (!fdt_get_alias(fdt, ethaddr))
852 continue;
Hans de Goede97322c32016-07-27 17:58:06 +0200853
Andre Heider928f4f42021-10-01 19:29:00 +0100854 if (i == 0)
855 strcpy(ethaddr, "ethaddr");
856 else
857 sprintf(ethaddr, "eth%daddr", i);
Hans de Goedef2219612016-06-26 13:34:42 +0200858
Andre Heider928f4f42021-10-01 19:29:00 +0100859 if (env_get(ethaddr))
860 continue;
Hans de Goedef2219612016-06-26 13:34:42 +0200861
Andre Heider928f4f42021-10-01 19:29:00 +0100862 /* Non OUI / registered MAC address */
863 mac_addr[0] = (i << 4) | 0x02;
864 mac_addr[1] = (sid[0] >> 0) & 0xff;
865 mac_addr[2] = (sid[3] >> 24) & 0xff;
866 mac_addr[3] = (sid[3] >> 16) & 0xff;
867 mac_addr[4] = (sid[3] >> 8) & 0xff;
868 mac_addr[5] = (sid[3] >> 0) & 0xff;
Hans de Goedef2219612016-06-26 13:34:42 +0200869
Andre Heider928f4f42021-10-01 19:29:00 +0100870 eth_env_set_enetaddr(ethaddr, mac_addr);
871 }
Hans de Goedef2219612016-06-26 13:34:42 +0200872
Andre Heider928f4f42021-10-01 19:29:00 +0100873 if (!env_get("serial#")) {
874 snprintf(serial_string, sizeof(serial_string),
875 "%08x%08x", sid[0], sid[3]);
Hans de Goedef2219612016-06-26 13:34:42 +0200876
Andre Heider928f4f42021-10-01 19:29:00 +0100877 env_set("serial#", serial_string);
Hans de Goedef2219612016-06-26 13:34:42 +0200878 }
879}
880
Hans de Goedef2219612016-06-26 13:34:42 +0200881int misc_init_r(void)
882{
Samuel Holland20f3ee32020-10-24 10:21:54 -0500883 const char *spl_dt_name;
Maxime Ripardf4c35232017-08-23 10:08:29 +0200884 uint boot;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200885
Simon Glass382bee52017-08-03 12:22:09 -0600886 env_set("fel_booted", NULL);
887 env_set("fel_scriptaddr", NULL);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200888 env_set("mmc_bootdev", NULL);
Maxime Ripardf4c35232017-08-23 10:08:29 +0200889
890 boot = sunxi_get_boot_device();
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200891 /* determine if we are running in FEL mode */
Maxime Ripardf4c35232017-08-23 10:08:29 +0200892 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass382bee52017-08-03 12:22:09 -0600893 env_set("fel_booted", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200894 parse_spl_header(SPL_ADDR);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200895 /* or if we booted from MMC, and which one */
896 } else if (boot == BOOT_DEVICE_MMC1) {
897 env_set("mmc_bootdev", "0");
898 } else if (boot == BOOT_DEVICE_MMC2) {
899 env_set("mmc_bootdev", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200900 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200901
Samuel Holland20f3ee32020-10-24 10:21:54 -0500902 /* Set fdtfile to match the FIT configuration chosen in SPL. */
903 spl_dt_name = get_spl_dt_name();
904 if (spl_dt_name) {
905 char *prefix = IS_ENABLED(CONFIG_ARM64) ? "allwinner/" : "";
906 char str[64];
907
908 snprintf(str, sizeof(str), "%s%s.dtb", prefix, spl_dt_name);
909 env_set("fdtfile", str);
910 }
911
Hans de Goedef2219612016-06-26 13:34:42 +0200912 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200913
Andy Shevchenko92600ed2020-12-08 17:45:31 +0200914 return 0;
915}
916
917int board_late_init(void)
918{
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800919#ifdef CONFIG_USB_ETHER
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200920 usb_ether_init();
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800921#endif
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200922
Jonathan Liub41d7d02014-06-14 08:59:09 +0200923 return 0;
924}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200925
Andre Heider9267ff82021-10-01 19:29:00 +0100926static void bluetooth_dt_fixup(void *blob)
927{
928 /* Some devices ship with a Bluetooth controller default address.
929 * Set a valid address through the device tree.
930 */
931 uchar tmp[ETH_ALEN], bdaddr[ETH_ALEN];
932 unsigned int sid[4];
933 int i;
934
935 if (!CONFIG_BLUETOOTH_DT_DEVICE_FIXUP[0])
936 return;
937
938 if (eth_env_get_enetaddr("bdaddr", tmp)) {
939 /* Convert between the binary formats of the corresponding stacks */
940 for (i = 0; i < ETH_ALEN; ++i)
941 bdaddr[i] = tmp[ETH_ALEN - i - 1];
942 } else {
943 if (!get_unique_sid(sid))
944 return;
945
946 bdaddr[0] = ((sid[3] >> 0) & 0xff) ^ 1;
947 bdaddr[1] = (sid[3] >> 8) & 0xff;
948 bdaddr[2] = (sid[3] >> 16) & 0xff;
949 bdaddr[3] = (sid[3] >> 24) & 0xff;
950 bdaddr[4] = (sid[0] >> 0) & 0xff;
951 bdaddr[5] = 0x02;
952 }
953
954 do_fixup_by_compat(blob, CONFIG_BLUETOOTH_DT_DEVICE_FIXUP,
955 "local-bd-address", bdaddr, ETH_ALEN, 1);
956}
957
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900958int ft_board_setup(void *blob, struct bd_info *bd)
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200959{
Hans de Goeded75111a2016-03-22 22:51:52 +0100960 int __maybe_unused r;
961
Hans de Goedef2219612016-06-26 13:34:42 +0200962 /*
963 * Call setup_environment again in case the boot fdt has
964 * ethernet aliases the u-boot copy does not have.
965 */
966 setup_environment(blob);
967
Andre Heider9267ff82021-10-01 19:29:00 +0100968 bluetooth_dt_fixup(blob);
969
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200970#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100971 r = sunxi_simplefb_setup(blob);
972 if (r)
973 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200974#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100975 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200976}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100977
978#ifdef CONFIG_SPL_LOAD_FIT
Samuel Holland41530cf2020-10-24 10:21:53 -0500979
980static void set_spl_dt_name(const char *name)
981{
982 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
983
984 if (spl == INVALID_SPL_HEADER)
985 return;
986
987 /* Promote the header version for U-Boot proper, if needed. */
988 if (spl->spl_signature[3] < SPL_DT_HEADER_VERSION)
989 spl->spl_signature[3] = SPL_DT_HEADER_VERSION;
990
991 strcpy((char *)&spl->string_pool, name);
992 spl->dt_name_offset = offsetof(struct boot_file_head, string_pool);
993}
994
Andre Przywara9ea3c352017-04-26 01:32:44 +0100995int board_fit_config_name_match(const char *name)
996{
Samuel Holland467b7e52020-10-24 10:21:50 -0500997 const char *best_dt_name = get_spl_dt_name();
Samuel Holland41530cf2020-10-24 10:21:53 -0500998 int ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100999
1000#ifdef CONFIG_DEFAULT_DEVICE_TREE
Samuel Holland467b7e52020-10-24 10:21:50 -05001001 if (best_dt_name == NULL)
Samuel Holland2fcd7482020-10-24 10:21:49 -05001002 best_dt_name = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +01001003#endif
1004
Samuel Holland467b7e52020-10-24 10:21:50 -05001005 if (best_dt_name == NULL) {
1006 /* No DT name was provided, so accept the first config. */
1007 return 0;
1008 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001009#ifdef CONFIG_PINE64_DT_SELECTION
Samuel Holland54ac5aa2020-10-24 10:21:51 -05001010 if (strstr(best_dt_name, "-pine64-plus")) {
1011 /* Differentiate the Pine A64 boards by their DRAM size. */
1012 if ((gd->ram_size == 512 * 1024 * 1024))
1013 best_dt_name = "sun50i-a64-pine64";
Andre Przywara9ea3c352017-04-26 01:32:44 +01001014 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +08001015#endif
Samuel Holland8a8b73b2020-10-24 10:21:52 -05001016#ifdef CONFIG_PINEPHONE_DT_SELECTION
1017 if (strstr(best_dt_name, "-pinephone")) {
1018 /* Differentiate the PinePhone revisions by GPIO inputs. */
1019 prcm_apb0_enable(PRCM_APB0_GATE_PIO);
1020 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_UP);
1021 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_INPUT);
1022 udelay(100);
1023
1024 /* PL6 is pulled low by the modem on v1.2. */
1025 if (gpio_get_value(SUNXI_GPL(6)) == 0)
1026 best_dt_name = "sun50i-a64-pinephone-1.2";
1027 else
1028 best_dt_name = "sun50i-a64-pinephone-1.1";
1029
1030 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_DISABLE);
1031 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_DISABLE);
1032 prcm_apb0_disable(PRCM_APB0_GATE_PIO);
1033 }
1034#endif
1035
Samuel Holland41530cf2020-10-24 10:21:53 -05001036 ret = strcmp(name, best_dt_name);
1037
1038 /*
1039 * If one of the FIT configurations matches the most accurate DT name,
1040 * update the SPL header to provide that DT name to U-Boot proper.
1041 */
1042 if (ret == 0)
1043 set_spl_dt_name(best_dt_name);
1044
1045 return ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +01001046}
1047#endif