blob: 1c8a3607177f9aba81f38760bf4912061c4cd3d3 [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Thomas Chouabe2c932011-04-19 03:48:31 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk71f95112003-06-15 22:40:42 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef _MMC_H_
27#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000028
Andy Fleming272cc702008-10-30 16:41:01 -050029#include <linux/list.h>
30
31#define SD_VERSION_SD 0x20000
32#define SD_VERSION_2 (SD_VERSION_SD | 0x20)
33#define SD_VERSION_1_0 (SD_VERSION_SD | 0x10)
34#define SD_VERSION_1_10 (SD_VERSION_SD | 0x1a)
35#define MMC_VERSION_MMC 0x10000
36#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
37#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x12)
38#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x14)
39#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x22)
40#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x30)
41#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x40)
42
43#define MMC_MODE_HS 0x001
44#define MMC_MODE_HS_52MHz 0x010
45#define MMC_MODE_4BIT 0x100
46#define MMC_MODE_8BIT 0x200
Thomas Choud52ebf12010-12-24 13:12:21 +000047#define MMC_MODE_SPI 0x400
Andy Fleming272cc702008-10-30 16:41:01 -050048
49#define SD_DATA_4BIT 0x00040000
50
Albin Tonnerre79b91de2009-08-22 14:21:53 +020051#define IS_SD(x) (x->version & SD_VERSION_SD)
Andy Fleming272cc702008-10-30 16:41:01 -050052
53#define MMC_DATA_READ 1
54#define MMC_DATA_WRITE 2
55
56#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
57#define UNUSABLE_ERR -17 /* Unusable Card */
58#define COMM_ERR -18 /* Communications Error */
59#define TIMEOUT -19
60
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020061#define MMC_CMD_GO_IDLE_STATE 0
62#define MMC_CMD_SEND_OP_COND 1
63#define MMC_CMD_ALL_SEND_CID 2
64#define MMC_CMD_SET_RELATIVE_ADDR 3
65#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050066#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020067#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050068#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020069#define MMC_CMD_SEND_CSD 9
70#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -050071#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020072#define MMC_CMD_SEND_STATUS 13
73#define MMC_CMD_SET_BLOCKLEN 16
74#define MMC_CMD_READ_SINGLE_BLOCK 17
75#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Andy Fleming272cc702008-10-30 16:41:01 -050076#define MMC_CMD_WRITE_SINGLE_BLOCK 24
77#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +000078#define MMC_CMD_ERASE_GROUP_START 35
79#define MMC_CMD_ERASE_GROUP_END 36
80#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020081#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +000082#define MMC_CMD_SPI_READ_OCR 58
83#define MMC_CMD_SPI_CRC_ON_OFF 59
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020084
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020085#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -050086#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020087#define SD_CMD_SEND_IF_COND 8
88
89#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wene6f99a52011-06-22 17:03:31 +000090#define SD_CMD_ERASE_WR_BLK_START 32
91#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020092#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -050093#define SD_CMD_APP_SEND_SCR 51
94
95/* SCR definitions in different words */
96#define SD_HIGHSPEED_BUSY 0x00020000
97#define SD_HIGHSPEED_SUPPORTED 0x00020000
98
99#define MMC_HS_TIMING 0x00000100
100#define MMC_HS_52MHZ 0x2
101
Thomas Chouabe2c932011-04-19 03:48:31 +0000102#define OCR_BUSY 0x80000000
103#define OCR_HCS 0x40000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000104#define OCR_VOLTAGE_MASK 0x007FFF80
105#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500106
Lei Wene6f99a52011-06-22 17:03:31 +0000107#define SECURE_ERASE 0x80000000
108
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000109#define MMC_STATUS_MASK (~0x0206BF7F)
Thomas Chouabe2c932011-04-19 03:48:31 +0000110#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
111#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000112#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000113
Andy Fleming272cc702008-10-30 16:41:01 -0500114#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
115#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
116#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
117#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
118#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
119#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
120#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
121#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
122#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
123#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
124#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
125#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
126#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
127#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
128#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
129#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
130#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
131
132#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
133#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
134 addressed by index which are
135 1 in value field */
136#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
137 addressed by index, which are
138 1 in value field */
139#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
140
141#define SD_SWITCH_CHECK 0
142#define SD_SWITCH_SWITCH 1
143
144/*
145 * EXT_CSD fields
146 */
147
Lei Wenbc897b12011-05-02 16:26:26 +0000148#define EXT_CSD_PART_CONF 179 /* R/W */
Andy Fleming272cc702008-10-30 16:41:01 -0500149#define EXT_CSD_BUS_WIDTH 183 /* R/W */
150#define EXT_CSD_HS_TIMING 185 /* R/W */
151#define EXT_CSD_CARD_TYPE 196 /* RO */
152#define EXT_CSD_REV 192 /* RO */
153#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
154
155/*
156 * EXT_CSD field definitions
157 */
158
Thomas Chouabe2c932011-04-19 03:48:31 +0000159#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
160#define EXT_CSD_CMD_SET_SECURE (1 << 1)
161#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500162
Thomas Chouabe2c932011-04-19 03:48:31 +0000163#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
164#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Andy Fleming272cc702008-10-30 16:41:01 -0500165
166#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
167#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
168#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200169
Andy Fleming1de97f92008-10-30 16:31:39 -0500170#define R1_ILLEGAL_COMMAND (1 << 22)
171#define R1_APP_CMD (1 << 5)
172
Andy Fleming272cc702008-10-30 16:41:01 -0500173#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000174#define MMC_RSP_136 (1 << 1) /* 136 bit response */
175#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
176#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
177#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500178
Thomas Chouabe2c932011-04-19 03:48:31 +0000179#define MMC_RSP_NONE (0)
180#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500181#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
182 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000183#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
184#define MMC_RSP_R3 (MMC_RSP_PRESENT)
185#define MMC_RSP_R4 (MMC_RSP_PRESENT)
186#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
187#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
188#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500189
Lei Wenbc897b12011-05-02 16:26:26 +0000190#define MMCPART_NOAVAILABLE (0xff)
191#define PART_ACCESS_MASK (0x7)
192#define PART_SUPPORT (0x1)
wdenk71f95112003-06-15 22:40:42 +0000193
Andy Fleming1de97f92008-10-30 16:31:39 -0500194struct mmc_cid {
195 unsigned long psn;
196 unsigned short oid;
197 unsigned char mid;
198 unsigned char prv;
199 unsigned char mdt;
200 char pnm[7];
201};
202
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200203/*
204 * WARNING!
205 *
206 * This structure is used by atmel_mci.c only.
207 * It works for the AVR32 architecture but NOT
208 * for ARM/AT91 architectures.
209 * Its use is highly depreciated.
210 * After the atmel_mci.c driver for AVR32 has
211 * been replaced this structure will be removed.
212 */
Andy Fleming1de97f92008-10-30 16:31:39 -0500213struct mmc_csd
214{
215 u8 csd_structure:2,
216 spec_vers:4,
217 rsvd1:2;
218 u8 taac;
219 u8 nsac;
220 u8 tran_speed;
221 u16 ccc:12,
222 read_bl_len:4;
223 u64 read_bl_partial:1,
224 write_blk_misalign:1,
225 read_blk_misalign:1,
226 dsr_imp:1,
227 rsvd2:2,
228 c_size:12,
229 vdd_r_curr_min:3,
230 vdd_r_curr_max:3,
231 vdd_w_curr_min:3,
232 vdd_w_curr_max:3,
233 c_size_mult:3,
234 sector_size:5,
235 erase_grp_size:5,
236 wp_grp_size:5,
237 wp_grp_enable:1,
238 default_ecc:2,
239 r2w_factor:3,
240 write_bl_len:4,
241 write_bl_partial:1,
242 rsvd3:5;
243 u8 file_format_grp:1,
244 copy:1,
245 perm_write_protect:1,
246 tmp_write_protect:1,
247 file_format:2,
248 ecc:2;
249 u8 crc:7;
250 u8 one:1;
251};
252
Andy Fleming272cc702008-10-30 16:41:01 -0500253struct mmc_cmd {
254 ushort cmdidx;
255 uint resp_type;
256 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530257 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500258 uint flags;
259};
260
261struct mmc_data {
262 union {
263 char *dest;
264 const char *src; /* src buffers don't get written to */
265 };
266 uint flags;
267 uint blocks;
268 uint blocksize;
269};
270
271struct mmc {
272 struct list_head link;
273 char name[32];
274 void *priv;
275 uint voltages;
276 uint version;
Lei Wenbc897b12011-05-02 16:26:26 +0000277 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500278 uint f_min;
279 uint f_max;
280 int high_capacity;
281 uint bus_width;
282 uint clock;
283 uint card_caps;
284 uint host_caps;
285 uint ocr;
286 uint scr[2];
287 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530288 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500289 ushort rca;
Lei Wenbc897b12011-05-02 16:26:26 +0000290 char part_config;
291 char part_num;
Andy Fleming272cc702008-10-30 16:41:01 -0500292 uint tran_speed;
293 uint read_bl_len;
294 uint write_bl_len;
Lei Wene6f99a52011-06-22 17:03:31 +0000295 uint erase_grp_size;
Andy Fleming272cc702008-10-30 16:41:01 -0500296 u64 capacity;
297 block_dev_desc_t block_dev;
298 int (*send_cmd)(struct mmc *mmc,
299 struct mmc_cmd *cmd, struct mmc_data *data);
300 void (*set_ios)(struct mmc *mmc);
301 int (*init)(struct mmc *mmc);
Sandeep Paulraj57418d22010-12-20 20:01:21 -0500302 uint b_max;
Andy Fleming272cc702008-10-30 16:41:01 -0500303};
304
305int mmc_register(struct mmc *mmc);
306int mmc_initialize(bd_t *bis);
307int mmc_init(struct mmc *mmc);
308int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang4a6ee172010-11-25 17:06:07 +0000309void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Fleming272cc702008-10-30 16:41:01 -0500310struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700311int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500312void print_mmc_devices(char separator);
Lei Wenea6ebe22011-05-02 16:26:25 +0000313int get_mmc_num(void);
Stefano Babic11fdade2010-02-05 15:04:43 +0100314int board_mmc_getcd(u8 *cd, struct mmc *mmc);
Lei Wenbc897b12011-05-02 16:26:26 +0000315int mmc_switch_part(int dev_num, unsigned int part_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500316
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200317#ifdef CONFIG_GENERIC_MMC
318int atmel_mci_init(void *regs);
Thomas Choud52ebf12010-12-24 13:12:21 +0000319#define mmc_host_is_spi(mmc) ((mmc)->host_caps & MMC_MODE_SPI)
320struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200321#else
Andy Fleming272cc702008-10-30 16:41:01 -0500322int mmc_legacy_init(int verbose);
323#endif
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200324
wdenk71f95112003-06-15 22:40:42 +0000325#endif /* _MMC_H_ */