blob: 8043a8dbacd1fe1427237e1ee5af76013ecc0c36 [file] [log] [blame]
Ian Campbellcba69ee2014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some board init for the Allwinner A10-evb board.
10 *
11 * SPDX-License-Identifier: GPL-2.0+
12 */
13
14#include <common.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020015#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020016#include <axp_pmic.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010017#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020018#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020019#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010020#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010021#include <asm/arch/gpio.h>
22#include <asm/arch/mmc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020023#include <asm/arch/spl.h>
Hans de Goede2aacc422015-04-27 15:05:10 +020024#include <asm/arch/usb_phy.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020025#ifndef CONFIG_ARM64
26#include <asm/armv7.h>
27#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020028#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020029#include <asm/io.h>
Hans de Goede3f8ea3b2016-07-29 11:47:03 +020030#include <crc.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020031#include <environment.h>
Hans de Goedef2219612016-06-26 13:34:42 +020032#include <libfdt.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020033#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020034#include <net.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010035#include <sy8106a.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010036
Hans de Goede55410082015-02-16 17:23:25 +010037#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
38/* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
39int soft_i2c_gpio_sda;
40int soft_i2c_gpio_scl;
Hans de Goede4f7e01c2015-04-23 23:23:50 +020041
42static int soft_i2c_board_init(void)
43{
44 int ret;
45
46 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
47 if (soft_i2c_gpio_sda < 0) {
48 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
49 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
50 return soft_i2c_gpio_sda;
51 }
52 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
53 if (ret) {
54 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
55 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
56 return ret;
57 }
58
59 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
60 if (soft_i2c_gpio_scl < 0) {
61 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
62 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
63 return soft_i2c_gpio_scl;
64 }
65 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
66 if (ret) {
67 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
68 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
69 return ret;
70 }
71
72 return 0;
73}
74#else
75static int soft_i2c_board_init(void) { return 0; }
Hans de Goede55410082015-02-16 17:23:25 +010076#endif
77
Ian Campbellcba69ee2014-05-05 11:52:26 +010078DECLARE_GLOBAL_DATA_PTR;
79
80/* add board specific code here */
81int board_init(void)
82{
Mylène Josserandd7b560e2017-04-02 12:59:09 +020083 __maybe_unused int id_pfr1, ret, satapwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +010084
85 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
86
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020087#ifndef CONFIG_ARM64
Ian Campbellcba69ee2014-05-05 11:52:26 +010088 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
89 debug("id_pfr1: 0x%08x\n", id_pfr1);
90 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020091 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
92 uint32_t freq;
93
Ian Campbellcba69ee2014-05-05 11:52:26 +010094 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020095
96 /*
97 * CNTFRQ is a secure register, so we will crash if we try to
98 * write this from the non-secure world (read is OK, though).
99 * In case some bootcode has already set the correct value,
100 * we avoid the risk of writing to it.
101 */
102 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Andre Przywarae4916e82017-02-16 01:20:19 +0000103 if (freq != COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200104 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Andre Przywarae4916e82017-02-16 01:20:19 +0000105 freq, COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200106#ifdef CONFIG_NON_SECURE
107 printf("arch timer frequency is wrong, but cannot adjust it\n");
108#else
109 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Andre Przywarae4916e82017-02-16 01:20:19 +0000110 : : "r"(COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200111#endif
112 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100113 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200114#endif /* !CONFIG_ARM64 */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100115
Hans de Goede2fcf0332015-04-25 17:25:14 +0200116 ret = axp_gpio_init();
117 if (ret)
118 return ret;
119
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100120#ifdef CONFIG_SATAPWR
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200121 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
122 gpio_request(satapwr_pin, "satapwr");
123 gpio_direction_output(satapwr_pin, 1);
Hans de Goede9fbb0c32016-03-22 20:10:30 +0100124#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100125#ifdef CONFIG_MACPWR
126 gpio_request(CONFIG_MACPWR, "macpwr");
127 gpio_direction_output(CONFIG_MACPWR, 1);
128#endif
129
Hans de Goede4f7e01c2015-04-23 23:23:50 +0200130 /* Uses dm gpio code so do this here and not in i2c_init_board() */
131 return soft_i2c_board_init();
Ian Campbellcba69ee2014-05-05 11:52:26 +0100132}
133
134int dram_init(void)
135{
136 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
137
138 return 0;
139}
140
Boris Brezillon4ccae812016-06-15 21:09:23 +0200141#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200142static void nand_pinmux_setup(void)
143{
144 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200145
146 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200147 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
148
Hans de Goede022a99d2015-08-15 13:17:49 +0200149#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
150 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200151 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200152#endif
153 /* sun4i / sun7i do have a PC23, but it is not used for nand,
154 * only sun7i has a PC24 */
155#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200156 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200157#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200158}
159
160static void nand_clock_setup(void)
161{
162 struct sunxi_ccm_reg *const ccm =
163 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200164
Karol Gugalaad008292015-07-23 14:33:01 +0200165 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Hans de Goede31c21472015-08-15 11:58:03 +0200166#ifdef CONFIG_MACH_SUN9I
167 setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
168#else
169 setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
170#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200171 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
172}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200173
174void board_nand_init(void)
175{
176 nand_pinmux_setup();
177 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200178#ifndef CONFIG_SPL_BUILD
179 sunxi_nand_init();
180#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200181}
Karol Gugalaad008292015-07-23 14:33:01 +0200182#endif
183
Ian Campbelle24ea552014-05-05 14:42:31 +0100184#ifdef CONFIG_GENERIC_MMC
185static void mmc_pinmux_setup(int sdc)
186{
187 unsigned int pin;
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100188 __maybe_unused int pins;
Ian Campbelle24ea552014-05-05 14:42:31 +0100189
190 switch (sdc) {
191 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100192 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100193 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100194 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100195 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
196 sunxi_gpio_set_drv(pin, 2);
197 }
198 break;
199
200 case 1:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100201 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
202
203#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
204 if (pins == SUNXI_GPIO_H) {
205 /* SDC1: PH22-PH-27 */
206 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
207 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
208 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
209 sunxi_gpio_set_drv(pin, 2);
210 }
211 } else {
212 /* SDC1: PG0-PG5 */
213 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
214 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
215 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
216 sunxi_gpio_set_drv(pin, 2);
217 }
218 }
219#elif defined(CONFIG_MACH_SUN5I)
220 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200221 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100222 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100223 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
224 sunxi_gpio_set_drv(pin, 2);
225 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100226#elif defined(CONFIG_MACH_SUN6I)
227 /* SDC1: PG0-PG5 */
228 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
229 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
230 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
231 sunxi_gpio_set_drv(pin, 2);
232 }
233#elif defined(CONFIG_MACH_SUN8I)
234 if (pins == SUNXI_GPIO_D) {
235 /* SDC1: PD2-PD7 */
236 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
237 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
238 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
239 sunxi_gpio_set_drv(pin, 2);
240 }
241 } else {
242 /* SDC1: PG0-PG5 */
243 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
244 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
245 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
246 sunxi_gpio_set_drv(pin, 2);
247 }
248 }
249#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100250 break;
251
252 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100253 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
254
255#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
256 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100257 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100258 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100259 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
260 sunxi_gpio_set_drv(pin, 2);
261 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100262#elif defined(CONFIG_MACH_SUN5I)
263 if (pins == SUNXI_GPIO_E) {
264 /* SDC2: PE4-PE9 */
265 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
266 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
267 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
268 sunxi_gpio_set_drv(pin, 2);
269 }
270 } else {
271 /* SDC2: PC6-PC15 */
272 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
273 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
274 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
275 sunxi_gpio_set_drv(pin, 2);
276 }
277 }
278#elif defined(CONFIG_MACH_SUN6I)
279 if (pins == SUNXI_GPIO_A) {
280 /* SDC2: PA9-PA14 */
281 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
282 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
283 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
284 sunxi_gpio_set_drv(pin, 2);
285 }
286 } else {
287 /* SDC2: PC6-PC15, PC24 */
288 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
289 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
290 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
291 sunxi_gpio_set_drv(pin, 2);
292 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100293
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100294 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
295 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
296 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
297 }
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200298#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100299 /* SDC2: PC5-PC6, PC8-PC16 */
300 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
301 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100302 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
303 sunxi_gpio_set_drv(pin, 2);
304 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100305
306 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
307 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
308 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
309 sunxi_gpio_set_drv(pin, 2);
310 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800311#elif defined(CONFIG_MACH_SUN9I)
312 /* SDC2: PC6-PC16 */
313 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
314 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
315 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
316 sunxi_gpio_set_drv(pin, 2);
317 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100318#endif
319 break;
320
321 case 3:
322 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
323
324#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
325 /* SDC3: PI4-PI9 */
326 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
327 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
328 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
329 sunxi_gpio_set_drv(pin, 2);
330 }
331#elif defined(CONFIG_MACH_SUN6I)
332 if (pins == SUNXI_GPIO_A) {
333 /* SDC3: PA9-PA14 */
334 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
335 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
336 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
337 sunxi_gpio_set_drv(pin, 2);
338 }
339 } else {
340 /* SDC3: PC6-PC15, PC24 */
341 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
342 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
343 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
344 sunxi_gpio_set_drv(pin, 2);
345 }
346
347 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
348 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
349 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
350 }
351#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100352 break;
353
354 default:
355 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
356 break;
357 }
358}
359
360int board_mmc_init(bd_t *bis)
361{
Hans de Goedee79c7c82014-10-02 21:13:54 +0200362 __maybe_unused struct mmc *mmc0, *mmc1;
363 __maybe_unused char buf[512];
364
Ian Campbelle24ea552014-05-05 14:42:31 +0100365 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200366 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
367 if (!mmc0)
368 return -1;
369
Hans de Goede2ccfac02014-10-02 20:43:50 +0200370#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
Ian Campbelle24ea552014-05-05 14:42:31 +0100371 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
Hans de Goedee79c7c82014-10-02 21:13:54 +0200372 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
373 if (!mmc1)
374 return -1;
375#endif
376
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200377#if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
Hans de Goedee79c7c82014-10-02 21:13:54 +0200378 /*
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200379 * On systems with an emmc (mmc2), figure out if we are booting from
380 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
381 * are searched there first. Note we only do this for u-boot proper,
382 * not for the SPL, see spl_boot_device().
Hans de Goedee79c7c82014-10-02 21:13:54 +0200383 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200384 if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200385 /* Booting from emmc / mmc2, swap */
Simon Glassbcce53d2016-02-29 15:25:51 -0700386 mmc0->block_dev.devnum = 1;
387 mmc1->block_dev.devnum = 0;
Daniel Kochmańskibf5b9b12015-05-29 17:21:00 +0200388 }
Ian Campbelle24ea552014-05-05 14:42:31 +0100389#endif
390
391 return 0;
392}
393#endif
394
Hans de Goede66203772014-06-13 22:55:49 +0200395void i2c_init_board(void)
396{
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200397#ifdef CONFIG_I2C0_ENABLE
398#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
399 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
400 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
Hans de Goede66203772014-06-13 22:55:49 +0200401 clock_twi_onoff(0, 1);
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200402#elif defined(CONFIG_MACH_SUN6I)
403 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
404 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
405 clock_twi_onoff(0, 1);
406#elif defined(CONFIG_MACH_SUN8I)
407 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
408 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
409 clock_twi_onoff(0, 1);
410#endif
411#endif
412
413#ifdef CONFIG_I2C1_ENABLE
414#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
415 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
416 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
417 clock_twi_onoff(1, 1);
418#elif defined(CONFIG_MACH_SUN5I)
419 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
420 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
421 clock_twi_onoff(1, 1);
422#elif defined(CONFIG_MACH_SUN6I)
423 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
424 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
425 clock_twi_onoff(1, 1);
426#elif defined(CONFIG_MACH_SUN8I)
427 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
428 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
429 clock_twi_onoff(1, 1);
430#endif
431#endif
432
433#ifdef CONFIG_I2C2_ENABLE
434#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
435 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
436 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
437 clock_twi_onoff(2, 1);
438#elif defined(CONFIG_MACH_SUN5I)
439 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
440 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
441 clock_twi_onoff(2, 1);
442#elif defined(CONFIG_MACH_SUN6I)
443 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
444 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
445 clock_twi_onoff(2, 1);
446#elif defined(CONFIG_MACH_SUN8I)
447 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
448 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
449 clock_twi_onoff(2, 1);
450#endif
451#endif
452
453#ifdef CONFIG_I2C3_ENABLE
454#if defined(CONFIG_MACH_SUN6I)
455 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
456 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
457 clock_twi_onoff(3, 1);
458#elif defined(CONFIG_MACH_SUN7I)
459 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
460 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
461 clock_twi_onoff(3, 1);
462#endif
463#endif
464
465#ifdef CONFIG_I2C4_ENABLE
466#if defined(CONFIG_MACH_SUN7I)
467 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
468 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
469 clock_twi_onoff(4, 1);
470#endif
471#endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100472
473#ifdef CONFIG_R_I2C_ENABLE
474 clock_twi_onoff(5, 1);
475 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
476 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
477#endif
Hans de Goede66203772014-06-13 22:55:49 +0200478}
479
Ian Campbellcba69ee2014-05-05 11:52:26 +0100480#ifdef CONFIG_SPL_BUILD
481void sunxi_board_init(void)
482{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200483 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100484 unsigned long ramsize;
485
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100486#ifdef CONFIG_SY8106A_POWER
487 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
488#endif
489
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800490#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800491 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
492 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200493 power_failed = axp_init();
494
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800495#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
496 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200497 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200498#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200499 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
500 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800501#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200502 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200503#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800504#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
505 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200506 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200507#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200508
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800509#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
510 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200511 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
512#endif
513 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Chen-Yu Tsaif3c50452016-01-12 14:42:40 +0800514#if !defined(CONFIG_AXP152_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200515 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
516#endif
517#ifdef CONFIG_AXP209_POWER
518 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
519#endif
520
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800521#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
522 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800523 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
524 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800525#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800526 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
527 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800528#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200529 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
530 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
531 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
532#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800533
534#ifdef CONFIG_AXP818_POWER
535 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
536 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
537 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800538#endif
539
540#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800541 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800542#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200543#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100544 printf("DRAM:");
545 ramsize = sunxi_dram_init();
Hans de Goedecd8b35d2016-06-26 13:56:01 +0200546 printf(" %d MiB\n", (int)(ramsize >> 20));
Ian Campbellcba69ee2014-05-05 11:52:26 +0100547 if (!ramsize)
548 hang();
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200549
550 /*
551 * Only clock up the CPU to full speed if we are reasonably
552 * assured it's being powered with suitable core voltage
553 */
554 if (!power_failed)
Iain Patone71b4222015-03-28 10:26:38 +0000555 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200556 else
557 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100558}
559#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200560
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100561#ifdef CONFIG_USB_GADGET
562int g_dnl_board_usb_cable_connected(void)
563{
Paul Kocialkowski5bfdca02015-05-16 19:52:10 +0200564 return sunxi_usb_phy_vbus_detect(0);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100565}
566#endif
567
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100568#ifdef CONFIG_SERIAL_TAG
569void get_board_serial(struct tag_serialnr *serialnr)
570{
571 char *serial_string;
572 unsigned long long serial;
573
574 serial_string = getenv("serial#");
575
576 if (serial_string) {
577 serial = simple_strtoull(serial_string, NULL, 16);
578
579 serialnr->high = (unsigned int) (serial >> 32);
580 serialnr->low = (unsigned int) (serial & 0xffffffff);
581 } else {
582 serialnr->high = 0;
583 serialnr->low = 0;
584 }
585}
586#endif
587
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200588/*
589 * Check the SPL header for the "sunxi" variant. If found: parse values
590 * that might have been passed by the loader ("fel" utility), and update
591 * the environment accordingly.
592 */
593static void parse_spl_header(const uint32_t spl_addr)
594{
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200595 struct boot_file_head *spl = (void *)(ulong)spl_addr;
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200596 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
597 return; /* signature mismatch, no usable header */
598
599 uint8_t spl_header_version = spl->spl_signature[3];
600 if (spl_header_version != SPL_HEADER_VERSION) {
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200601 printf("sunxi SPL version mismatch: expected %u, got %u\n",
602 SPL_HEADER_VERSION, spl_header_version);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200603 return;
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200604 }
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200605 if (!spl->fel_script_address)
606 return;
607
608 if (spl->fel_uEnv_length != 0) {
609 /*
610 * data is expected in uEnv.txt compatible format, so "env
611 * import -t" the string(s) at fel_script_address right away.
612 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100613 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200614 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
615 return;
616 }
617 /* otherwise assume .scr format (mkimage-type script) */
618 setenv_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200619}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200620
Hans de Goedef2219612016-06-26 13:34:42 +0200621/*
622 * Note this function gets called multiple times.
623 * It must not make any changes to env variables which already exist.
624 */
625static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200626{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100627 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100628 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100629 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200630 char ethaddr[16];
631 int i, ret;
632
633 ret = sunxi_get_sid(sid);
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200634 if (ret == 0 && sid[0] != 0) {
635 /*
636 * The single words 1 - 3 of the SID have quite a few bits
637 * which are the same on many models, so we take a crc32
638 * of all 3 words, to get a more unique value.
639 *
640 * Note we only do this on newer SoCs as we cannot change
641 * the algorithm on older SoCs since those have been using
642 * fixed mac-addresses based on only using word 3 for a
643 * long time and changing a fixed mac-address with an
644 * u-boot update is not good.
645 */
646#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
647 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
648 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
649 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
650#endif
651
Hans de Goede97322c32016-07-27 17:58:06 +0200652 /* Ensure the NIC specific bytes of the mac are not all 0 */
653 if ((sid[3] & 0xffffff) == 0)
654 sid[3] |= 0x800000;
655
Hans de Goedef2219612016-06-26 13:34:42 +0200656 for (i = 0; i < 4; i++) {
657 sprintf(ethaddr, "ethernet%d", i);
658 if (!fdt_get_alias(fdt, ethaddr))
659 continue;
660
661 if (i == 0)
662 strcpy(ethaddr, "ethaddr");
663 else
664 sprintf(ethaddr, "eth%daddr", i);
665
666 if (getenv(ethaddr))
667 continue;
668
669 /* Non OUI / registered MAC address */
670 mac_addr[0] = (i << 4) | 0x02;
671 mac_addr[1] = (sid[0] >> 0) & 0xff;
672 mac_addr[2] = (sid[3] >> 24) & 0xff;
673 mac_addr[3] = (sid[3] >> 16) & 0xff;
674 mac_addr[4] = (sid[3] >> 8) & 0xff;
675 mac_addr[5] = (sid[3] >> 0) & 0xff;
676
677 eth_setenv_enetaddr(ethaddr, mac_addr);
678 }
679
680 if (!getenv("serial#")) {
681 snprintf(serial_string, sizeof(serial_string),
682 "%08x%08x", sid[0], sid[3]);
683
684 setenv("serial#", serial_string);
685 }
686 }
687}
688
Hans de Goedef2219612016-06-26 13:34:42 +0200689int misc_init_r(void)
690{
691 __maybe_unused int ret;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200692
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200693 setenv("fel_booted", NULL);
694 setenv("fel_scriptaddr", NULL);
695 /* determine if we are running in FEL mode */
696 if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
697 setenv("fel_booted", "1");
698 parse_spl_header(SPL_ADDR);
699 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200700
Hans de Goedef2219612016-06-26 13:34:42 +0200701 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200702
Hans de Goede1871a8c2015-01-13 19:25:06 +0100703#ifndef CONFIG_MACH_SUN9I
Hans de Goedee13afee2015-04-27 16:50:04 +0200704 ret = sunxi_usb_phy_probe();
705 if (ret)
706 return ret;
Hans de Goede1871a8c2015-01-13 19:25:06 +0100707#endif
Hans de Goeded42faf32015-06-17 15:49:26 +0200708 sunxi_musb_board_init();
709
Jonathan Liub41d7d02014-06-14 08:59:09 +0200710 return 0;
711}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200712
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200713int ft_board_setup(void *blob, bd_t *bd)
714{
Hans de Goeded75111a2016-03-22 22:51:52 +0100715 int __maybe_unused r;
716
Hans de Goedef2219612016-06-26 13:34:42 +0200717 /*
718 * Call setup_environment again in case the boot fdt has
719 * ethernet aliases the u-boot copy does not have.
720 */
721 setup_environment(blob);
722
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200723#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100724 r = sunxi_simplefb_setup(blob);
725 if (r)
726 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200727#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100728 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200729}