blob: 99929122dad7529b5be4daeb8321dbf7b555c79a [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Russell King4baa9922008-08-02 10:55:55 +01003 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Copyright (C) 1996-2000 Russell King
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * This file contains arm architecture specific defines
8 * for the different processors.
9 *
10 * Do not include any C declarations in this file - it is included by
11 * assembler source.
12 */
Magnus Damm2bc58a62011-06-13 06:46:44 +010013#ifndef __ASM_ASSEMBLER_H__
14#define __ASM_ASSEMBLER_H__
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#ifndef __ASSEMBLY__
17#error "Only include this from assembly code"
18#endif
19
20#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010021#include <asm/domain.h>
Dave Martin80c59da2012-02-09 08:47:17 -080022#include <asm/opcodes-virt.h>
Catalin Marinas0b1f68e2014-04-02 10:57:49 +010023#include <asm/asm-offsets.h>
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +010024#include <asm/page.h>
25#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Rob Herring6f6f6a72012-03-10 10:30:31 -060027#define IOMEM(x) (x)
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/*
30 * Endian independent macros for shifting bytes within registers.
31 */
32#ifndef __ARMEB__
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010033#define lspull lsr
34#define lspush lsl
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define get_byte_0 lsl #0
36#define get_byte_1 lsr #8
37#define get_byte_2 lsr #16
38#define get_byte_3 lsr #24
39#define put_byte_0 lsl #0
40#define put_byte_1 lsl #8
41#define put_byte_2 lsl #16
42#define put_byte_3 lsl #24
43#else
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010044#define lspull lsl
45#define lspush lsr
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define get_byte_0 lsr #24
47#define get_byte_1 lsr #16
48#define get_byte_2 lsr #8
49#define get_byte_3 lsl #0
50#define put_byte_0 lsl #24
51#define put_byte_1 lsl #16
52#define put_byte_2 lsl #8
53#define put_byte_3 lsl #0
54#endif
55
Ben Dooks457c2402013-02-12 18:59:57 +000056/* Select code for any configuration running in BE8 mode */
57#ifdef CONFIG_CPU_ENDIAN_BE8
58#define ARM_BE8(code...) code
59#else
60#define ARM_BE8(code...)
61#endif
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/*
64 * Data preload for architectures that support it
65 */
66#if __LINUX_ARM_ARCH__ >= 5
67#define PLD(code...) code
68#else
69#define PLD(code...)
70#endif
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040073 * This can be used to enable code to cacheline align the destination
74 * pointer when bulk writing to memory. Experiments on StrongARM and
75 * XScale didn't show this a worthwhile thing to do when the cache is not
76 * set to write-allocate (this would need further testing on XScale when WA
77 * is used).
78 *
79 * On Feroceon there is much to gain however, regardless of cache mode.
80 */
81#ifdef CONFIG_CPU_FEROCEON
82#define CALGN(code...) code
83#else
84#define CALGN(code...)
85#endif
86
Arnd Bergmannffa47aa2017-06-30 18:03:59 +020087#define IMM12_MASK 0xfff
88
Nicolas Pitre2239aff2008-03-31 12:38:31 -040089/*
Russell King9c429542006-03-23 16:59:37 +000090 * Enable and disable interrupts
91 */
92#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020093 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000094 cpsid i
95 .endm
96
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020097 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000098 cpsie i
99 .endm
100#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200101 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000102 msr cpsr_c, #PSR_I_BIT | SVC_MODE
103 .endm
104
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200105 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000106 msr cpsr_c, #SVC_MODE
107 .endm
108#endif
109
Russell King3302cad2015-08-20 16:13:37 +0100110 .macro asm_trace_hardirqs_off, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200111#if defined(CONFIG_TRACE_IRQFLAGS)
Russell King3302cad2015-08-20 16:13:37 +0100112 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200113 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100114 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200115 bl trace_hardirqs_off
Russell King3302cad2015-08-20 16:13:37 +0100116 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200117 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100118 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200119#endif
120 .endm
121
Russell King3302cad2015-08-20 16:13:37 +0100122 .macro asm_trace_hardirqs_on, cond=al, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200123#if defined(CONFIG_TRACE_IRQFLAGS)
124 /*
125 * actually the registers should be pushed and pop'd conditionally, but
126 * after bl the flags are certainly clobbered
127 */
Russell King3302cad2015-08-20 16:13:37 +0100128 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200129 stmdb sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100130 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200131 bl\cond trace_hardirqs_on
Russell King3302cad2015-08-20 16:13:37 +0100132 .if \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200133 ldmia sp!, {r0-r3, ip, lr}
Russell King3302cad2015-08-20 16:13:37 +0100134 .endif
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200135#endif
136 .endm
137
Russell King3302cad2015-08-20 16:13:37 +0100138 .macro disable_irq, save=1
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200139 disable_irq_notrace
Russell King3302cad2015-08-20 16:13:37 +0100140 asm_trace_hardirqs_off \save
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200141 .endm
142
143 .macro enable_irq
144 asm_trace_hardirqs_on
145 enable_irq_notrace
146 .endm
Russell King9c429542006-03-23 16:59:37 +0000147/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 * Save the current IRQ state and disable IRQs. Note that this macro
149 * assumes FIQs are enabled, and that the processor is in SVC mode.
150 */
Russell King59d1ff32005-11-09 15:04:22 +0000151 .macro save_and_disable_irqs, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100152#ifdef CONFIG_CPU_V7M
153 mrs \oldcpsr, primask
154#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 mrs \oldcpsr, cpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100156#endif
Russell King9c429542006-03-23 16:59:37 +0000157 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 .endm
159
Rabin Vincent8e43a902012-02-15 16:01:42 +0100160 .macro save_and_disable_irqs_notrace, oldcpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100161#ifdef CONFIG_CPU_V7M
162 mrs \oldcpsr, primask
163#else
Rabin Vincent8e43a902012-02-15 16:01:42 +0100164 mrs \oldcpsr, cpsr
Vladimir Murzinb2bf4822016-08-30 17:28:43 +0100165#endif
Rabin Vincent8e43a902012-02-15 16:01:42 +0100166 disable_irq_notrace
167 .endm
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169/*
170 * Restore interrupt state previously stored in a register. We don't
171 * guarantee that this will preserve the flags.
172 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200173 .macro restore_irqs_notrace, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100174#ifdef CONFIG_CPU_V7M
175 msr primask, \oldcpsr
176#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 msr cpsr_c, \oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100178#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 .endm
180
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200181 .macro restore_irqs, oldcpsr
182 tst \oldcpsr, #PSR_I_BIT
Russell King01e09a22015-08-20 14:22:48 +0100183 asm_trace_hardirqs_on cond=eq
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200184 restore_irqs_notrace \oldcpsr
185 .endm
186
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100187/*
Russell King14327c62015-04-21 14:17:25 +0100188 * Assembly version of "adr rd, BSYM(sym)". This should only be used to
189 * reference local symbols in the same assembly file which are to be
190 * resolved by the assembler. Other usage is undefined.
191 */
192 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
193 .macro badr\c, rd, sym
194#ifdef CONFIG_THUMB2_KERNEL
195 adr\c \rd, \sym + 1
196#else
197 adr\c \rd, \sym
198#endif
199 .endm
200 .endr
201
202/*
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100203 * Get current thread_info.
204 */
205 .macro get_thread_info, rd
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100206 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100207 THUMB( mov \rd, sp )
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100208 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
209 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100210 .endm
211
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100212/*
213 * Increment/decrement the preempt count.
214 */
215#ifdef CONFIG_PREEMPT_COUNT
216 .macro inc_preempt_count, ti, tmp
217 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
218 add \tmp, \tmp, #1 @ increment it
219 str \tmp, [\ti, #TI_PREEMPT]
220 .endm
221
222 .macro dec_preempt_count, ti, tmp
223 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
224 sub \tmp, \tmp, #1 @ decrement it
225 str \tmp, [\ti, #TI_PREEMPT]
226 .endm
227
228 .macro dec_preempt_count_ti, ti, tmp
229 get_thread_info \ti
230 dec_preempt_count \ti, \tmp
231 .endm
232#else
233 .macro inc_preempt_count, ti, tmp
234 .endm
235
236 .macro dec_preempt_count, ti, tmp
237 .endm
238
239 .macro dec_preempt_count_ti, ti, tmp
240 .endm
241#endif
242
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100243#define USERL(l, x...) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449999: x; \
Russell King42604152010-04-19 10:15:03 +0100245 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .align 3; \
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100247 .long 9999b,l; \
Russell King42604152010-04-19 10:15:03 +0100248 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100249
Vincent Whitchurchf4418822018-11-09 10:09:48 +0100250#define USER(x...) USERL(9001f, x)
251
Russell Kingf00ec482010-09-04 10:47:48 +0100252#ifdef CONFIG_SMP
253#define ALT_SMP(instr...) \
2549998: instr
Dave Martined3768a2010-12-01 15:39:23 +0100255/*
256 * Note: if you get assembler errors from ALT_UP() when building with
257 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
258 * ALT_SMP( W(instr) ... )
259 */
Russell Kingf00ec482010-09-04 10:47:48 +0100260#define ALT_UP(instr...) \
261 .pushsection ".alt.smp.init", "a" ;\
262 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +01002639997: instr ;\
Russell King89c6bc52015-04-09 12:59:35 +0100264 .if . - 9997b == 2 ;\
265 nop ;\
266 .endif ;\
Dave Martined3768a2010-12-01 15:39:23 +0100267 .if . - 9997b != 4 ;\
268 .error "ALT_UP() content must assemble to exactly 4 bytes";\
269 .endif ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100270 .popsection
271#define ALT_UP_B(label) \
272 .equ up_b_offset, label - 9998b ;\
273 .pushsection ".alt.smp.init", "a" ;\
274 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +0100275 W(b) . + up_b_offset ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100276 .popsection
277#else
278#define ALT_SMP(instr...)
279#define ALT_UP(instr...) instr
280#define ALT_UP_B(label) b label
281#endif
282
Russell Kingbac4e962009-05-25 20:58:00 +0100283/*
Will Deacond675d0b2011-11-22 17:30:28 +0000284 * Instruction barrier
285 */
286 .macro instr_sync
287#if __LINUX_ARM_ARCH__ >= 7
288 isb
289#elif __LINUX_ARM_ARCH__ == 6
290 mcr p15, 0, r0, c7, c5, 4
291#endif
292 .endm
293
294/*
Russell Kingbac4e962009-05-25 20:58:00 +0100295 * SMP data memory barrier
296 */
Dave Martined3768a2010-12-01 15:39:23 +0100297 .macro smp_dmb mode
Russell Kingbac4e962009-05-25 20:58:00 +0100298#ifdef CONFIG_SMP
299#if __LINUX_ARM_ARCH__ >= 7
Dave Martined3768a2010-12-01 15:39:23 +0100300 .ifeqs "\mode","arm"
Will Deacon3ea12802013-05-10 18:07:19 +0100301 ALT_SMP(dmb ish)
Dave Martined3768a2010-12-01 15:39:23 +0100302 .else
Will Deacon3ea12802013-05-10 18:07:19 +0100303 ALT_SMP(W(dmb) ish)
Dave Martined3768a2010-12-01 15:39:23 +0100304 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100305#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100306 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
307#else
308#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100309#endif
Dave Martined3768a2010-12-01 15:39:23 +0100310 .ifeqs "\mode","arm"
Russell Kingf00ec482010-09-04 10:47:48 +0100311 ALT_UP(nop)
Dave Martined3768a2010-12-01 15:39:23 +0100312 .else
313 ALT_UP(W(nop))
314 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100315#endif
316 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100317
Catalin Marinas55bdd692010-05-21 18:06:41 +0100318#if defined(CONFIG_CPU_V7M)
319 /*
320 * setmode is used to assert to be in svc mode during boot. For v7-M
321 * this is done in __v7m_setup, so setmode can be empty here.
322 */
323 .macro setmode, mode, reg
324 .endm
325#elif defined(CONFIG_THUMB2_KERNEL)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100326 .macro setmode, mode, reg
327 mov \reg, #\mode
328 msr cpsr_c, \reg
329 .endm
330#else
331 .macro setmode, mode, reg
332 msr cpsr_c, #\mode
333 .endm
334#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100335
336/*
Dave Martin80c59da2012-02-09 08:47:17 -0800337 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
338 * a scratch register for the macro to overwrite.
339 *
340 * This macro is intended for forcing the CPU into SVC mode at boot time.
341 * you cannot return to the original mode.
Dave Martin80c59da2012-02-09 08:47:17 -0800342 */
343.macro safe_svcmode_maskall reg:req
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100344#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
Dave Martin80c59da2012-02-09 08:47:17 -0800345 mrs \reg , cpsr
Russell King8e9c24a2012-12-03 15:39:43 +0000346 eor \reg, \reg, #HYP_MODE
347 tst \reg, #MODE_MASK
Dave Martin80c59da2012-02-09 08:47:17 -0800348 bic \reg , \reg , #MODE_MASK
Russell King8e9c24a2012-12-03 15:39:43 +0000349 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
Dave Martin80c59da2012-02-09 08:47:17 -0800350THUMB( orr \reg , \reg , #PSR_T_BIT )
Dave Martin80c59da2012-02-09 08:47:17 -0800351 bne 1f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100352 orr \reg, \reg, #PSR_A_BIT
Russell King14327c62015-04-21 14:17:25 +0100353 badr lr, 2f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100354 msr spsr_cxsf, \reg
Dave Martin80c59da2012-02-09 08:47:17 -0800355 __MSR_ELR_HYP(14)
356 __ERET
Marc Zyngier2a552d52012-10-06 17:03:17 +01003571: msr cpsr_c, \reg
Dave Martin80c59da2012-02-09 08:47:17 -08003582:
Dave Martin1ecec692012-12-10 18:35:22 +0100359#else
360/*
361 * workaround for possibly broken pre-v6 hardware
362 * (akita, Sharp Zaurus C-1000, PXA270-based)
363 */
364 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
365#endif
Dave Martin80c59da2012-02-09 08:47:17 -0800366.endm
367
368/*
Catalin Marinas8b592782009-07-24 12:32:57 +0100369 * STRT/LDRT access macros with ARM and Thumb-2 variants
370 */
371#ifdef CONFIG_THUMB2_KERNEL
372
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100373 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +01003749999:
375 .if \inc == 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100376 \instr\()b\t\cond\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100377 .elseif \inc == 4
Stefan Agnerc0018992019-02-18 00:56:58 +0100378 \instr\t\cond\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100379 .else
380 .error "Unsupported inc macro argument"
381 .endif
382
Russell King42604152010-04-19 10:15:03 +0100383 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100384 .align 3
385 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100386 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100387 .endm
388
389 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
390 @ explicit IT instruction needed because of the label
391 @ introduced by the USER macro
392 .ifnc \cond,al
393 .if \rept == 1
394 itt \cond
395 .elseif \rept == 2
396 ittt \cond
397 .else
398 .error "Unsupported rept macro argument"
399 .endif
400 .endif
401
402 @ Slightly optimised to avoid incrementing the pointer twice
403 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
404 .if \rept == 2
Will Deacon1142b712010-11-19 13:18:31 +0100405 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
Catalin Marinas8b592782009-07-24 12:32:57 +0100406 .endif
407
408 add\cond \ptr, #\rept * \inc
409 .endm
410
411#else /* !CONFIG_THUMB2_KERNEL */
412
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100413 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +0100414 .rept \rept
4159999:
416 .if \inc == 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100417 \instr\()b\t\cond \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100418 .elseif \inc == 4
Stefan Agnerc0018992019-02-18 00:56:58 +0100419 \instr\t\cond \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100420 .else
421 .error "Unsupported inc macro argument"
422 .endif
423
Russell King42604152010-04-19 10:15:03 +0100424 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100425 .align 3
426 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100427 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100428 .endr
429 .endm
430
431#endif /* CONFIG_THUMB2_KERNEL */
432
433 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
434 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
435 .endm
436
437 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
438 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
439 .endm
Dave Martin8f519652011-06-23 17:10:05 +0100440
441/* Utility macro for declaring string literals */
442 .macro string name:req, string
443 .type \name , #object
444\name:
445 .asciz "\string"
446 .size \name , . - \name
447 .endm
448
Russell Kinga78d1562018-05-11 11:15:29 +0100449 .macro csdb
450#ifdef CONFIG_THUMB2_KERNEL
451 .inst.w 0xf3af8014
452#else
453 .inst 0xe320f014
454#endif
455 .endm
456
Russell King84046632012-09-07 18:22:28 +0100457 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
458#ifndef CONFIG_CPU_USE_DOMAINS
459 adds \tmp, \addr, #\size - 1
Stefan Agnerc0018992019-02-18 00:56:58 +0100460 sbcscc \tmp, \tmp, \limit
Russell King84046632012-09-07 18:22:28 +0100461 bcs \bad
Russell Kinga3c0f8472018-05-14 09:40:24 +0100462#ifdef CONFIG_CPU_SPECTRE
463 movcs \addr, #0
464 csdb
465#endif
Russell King84046632012-09-07 18:22:28 +0100466#endif
467 .endm
468
Julien Thierryafaf6832018-09-11 10:14:50 +0100469 .macro uaccess_mask_range_ptr, addr:req, size:req, limit:req, tmp:req
470#ifdef CONFIG_CPU_SPECTRE
471 sub \tmp, \limit, #1
472 subs \tmp, \tmp, \addr @ tmp = limit - 1 - addr
473 addhs \tmp, \tmp, #1 @ if (tmp >= 0) {
Stefan Agnerc0018992019-02-18 00:56:58 +0100474 subshs \tmp, \tmp, \size @ tmp = limit - (addr + size) }
Julien Thierryafaf6832018-09-11 10:14:50 +0100475 movlo \addr, #0 @ if (tmp < 0) addr = NULL
476 csdb
477#endif
478 .endm
479
Russell King2190fed2015-08-20 10:32:02 +0100480 .macro uaccess_disable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100481#ifdef CONFIG_CPU_SW_DOMAIN_PAN
482 /*
483 * Whenever we re-enter userspace, the domains should always be
484 * set appropriately.
485 */
486 mov \tmp, #DACR_UACCESS_DISABLE
487 mcr p15, 0, \tmp, c3, c0, 0 @ Set domain register
488 .if \isb
489 instr_sync
490 .endif
491#endif
Russell King2190fed2015-08-20 10:32:02 +0100492 .endm
493
494 .macro uaccess_enable, tmp, isb=1
Russell Kinga5e090a2015-08-19 20:40:41 +0100495#ifdef CONFIG_CPU_SW_DOMAIN_PAN
496 /*
497 * Whenever we re-enter userspace, the domains should always be
498 * set appropriately.
499 */
500 mov \tmp, #DACR_UACCESS_ENABLE
501 mcr p15, 0, \tmp, c3, c0, 0
502 .if \isb
503 instr_sync
504 .endif
505#endif
Russell King2190fed2015-08-20 10:32:02 +0100506 .endm
507
508 .macro uaccess_save, tmp
Russell Kinga5e090a2015-08-19 20:40:41 +0100509#ifdef CONFIG_CPU_SW_DOMAIN_PAN
510 mrc p15, 0, \tmp, c3, c0, 0
Russell Kinge6a9dc62016-05-13 10:22:38 +0100511 str \tmp, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100512#endif
Russell King2190fed2015-08-20 10:32:02 +0100513 .endm
514
515 .macro uaccess_restore
Russell Kinga5e090a2015-08-19 20:40:41 +0100516#ifdef CONFIG_CPU_SW_DOMAIN_PAN
Russell Kinge6a9dc62016-05-13 10:22:38 +0100517 ldr r0, [sp, #SVC_DACR]
Russell Kinga5e090a2015-08-19 20:40:41 +0100518 mcr p15, 0, r0, c3, c0, 0
519#endif
Russell King2190fed2015-08-20 10:32:02 +0100520 .endm
521
Russell King6ebbf2c2014-06-30 16:29:12 +0100522 .irp c,,eq,ne,cs,cc,mi,pl,vs,vc,hi,ls,ge,lt,gt,le,hs,lo
523 .macro ret\c, reg
524#if __LINUX_ARM_ARCH__ < 6
525 mov\c pc, \reg
526#else
527 .ifeqs "\reg", "lr"
528 bx\c \reg
529 .else
530 mov\c pc, \reg
531 .endif
532#endif
533 .endm
534 .endr
535
536 .macro ret.w, reg
537 ret \reg
538#ifdef CONFIG_THUMB2_KERNEL
539 nop
540#endif
541 .endm
542
Russell King8bafae22017-11-24 23:49:34 +0000543 .macro bug, msg, line
544#ifdef CONFIG_THUMB2_KERNEL
5451: .inst 0xde02
546#else
5471: .inst 0xe7f001f2
548#endif
549#ifdef CONFIG_DEBUG_BUGVERBOSE
550 .pushsection .rodata.str, "aMS", %progbits, 1
5512: .asciz "\msg"
552 .popsection
553 .pushsection __bug_table, "aw"
554 .align 2
555 .word 1b, 2b
556 .hword \line
557 .popsection
558#endif
559 .endm
560
Masami Hiramatsu0d73c3f2018-05-13 05:04:29 +0100561#ifdef CONFIG_KPROBES
562#define _ASM_NOKPROBE(entry) \
563 .pushsection "_kprobe_blacklist", "aw" ; \
564 .balign 4 ; \
565 .long entry; \
566 .popsection
567#else
568#define _ASM_NOKPROBE(entry)
569#endif
570
Magnus Damm2bc58a62011-06-13 06:46:44 +0100571#endif /* __ASM_ASSEMBLER_H__ */