blob: 07e57a49d1e8d1c513afb1aecb2c1c6defa8c325 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Mark Rutland8a4da6e2012-11-12 14:33:44 +00002/*
3 * linux/drivers/clocksource/arm_arch_timer.c
4 *
5 * Copyright (C) 2011 ARM Ltd.
6 * All Rights Reserved
Mark Rutland8a4da6e2012-11-12 14:33:44 +00007 */
Marc Zyngierf005bd72016-08-01 10:54:15 +01008
Yangtao Li91556972019-03-05 12:08:51 -05009#define pr_fmt(fmt) "arch_timer: " fmt
Marc Zyngierf005bd72016-08-01 10:54:15 +010010
Mark Rutland8a4da6e2012-11-12 14:33:44 +000011#include <linux/init.h>
12#include <linux/kernel.h>
13#include <linux/device.h>
14#include <linux/smp.h>
15#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010016#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000017#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010018#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000019#include <linux/interrupt.h>
20#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070021#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070023#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010024#include <linux/sched/clock.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070025#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000026#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000027
28#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000029#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000030
31#include <clocksource/arm_arch_timer.h>
32
Stephen Boyd22006992013-07-18 16:59:32 -070033#define CNTTIDR 0x08
34#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
35
Robin Murphye392d602016-02-01 12:00:48 +000036#define CNTACR(n) (0x40 + ((n) * 4))
37#define CNTACR_RPCT BIT(0)
38#define CNTACR_RVCT BIT(1)
39#define CNTACR_RFRQ BIT(2)
40#define CNTACR_RVOFF BIT(3)
41#define CNTACR_RWVT BIT(4)
42#define CNTACR_RWPT BIT(5)
43
Stephen Boyd22006992013-07-18 16:59:32 -070044#define CNTVCT_LO 0x08
45#define CNTVCT_HI 0x0c
46#define CNTFRQ 0x10
47#define CNTP_TVAL 0x28
48#define CNTP_CTL 0x2c
49#define CNTV_TVAL 0x38
50#define CNTV_CTL 0x3c
51
Stephen Boyd22006992013-07-18 16:59:32 -070052static unsigned arch_timers_present __initdata;
53
54static void __iomem *arch_counter_base;
55
56struct arch_timer {
57 void __iomem *base;
58 struct clock_event_device evt;
59};
60
61#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
62
Mark Rutland8a4da6e2012-11-12 14:33:44 +000063static u32 arch_timer_rate;
Fu Weiee34f1e2017-01-18 21:25:27 +080064static int arch_timer_ppi[ARCH_TIMER_MAX_TIMER_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +000065
66static struct clock_event_device __percpu *arch_timer_evt;
67
Fu Weiee34f1e2017-01-18 21:25:27 +080068static enum arch_timer_ppi_nr arch_timer_uses_ppi = ARCH_TIMER_VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010069static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070070static bool arch_timer_mem_use_virtual;
Brian Norrisd8ec7592016-10-04 11:12:09 -070071static bool arch_counter_suspend_stop;
Marc Zyngiera86bd132017-02-01 12:07:15 +000072static bool vdso_default = true;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000073
Julien Thierryec5c8e42017-10-13 14:32:55 +010074static cpumask_t evtstrm_available = CPU_MASK_NONE;
Will Deacon46fd5c62016-06-27 17:30:13 +010075static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
76
77static int __init early_evtstrm_cfg(char *buf)
78{
79 return strtobool(buf, &evtstrm_enable);
80}
81early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
82
Mark Rutland8a4da6e2012-11-12 14:33:44 +000083/*
84 * Architected system timer support.
85 */
86
Marc Zyngierf4e00a12017-01-20 18:28:32 +000087static __always_inline
88void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
89 struct clock_event_device *clk)
90{
91 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
92 struct arch_timer *timer = to_arch_timer(clk);
93 switch (reg) {
94 case ARCH_TIMER_REG_CTRL:
95 writel_relaxed(val, timer->base + CNTP_CTL);
96 break;
97 case ARCH_TIMER_REG_TVAL:
98 writel_relaxed(val, timer->base + CNTP_TVAL);
99 break;
100 }
101 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
102 struct arch_timer *timer = to_arch_timer(clk);
103 switch (reg) {
104 case ARCH_TIMER_REG_CTRL:
105 writel_relaxed(val, timer->base + CNTV_CTL);
106 break;
107 case ARCH_TIMER_REG_TVAL:
108 writel_relaxed(val, timer->base + CNTV_TVAL);
109 break;
110 }
111 } else {
112 arch_timer_reg_write_cp15(access, reg, val);
113 }
114}
115
116static __always_inline
117u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
118 struct clock_event_device *clk)
119{
120 u32 val;
121
122 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
123 struct arch_timer *timer = to_arch_timer(clk);
124 switch (reg) {
125 case ARCH_TIMER_REG_CTRL:
126 val = readl_relaxed(timer->base + CNTP_CTL);
127 break;
128 case ARCH_TIMER_REG_TVAL:
129 val = readl_relaxed(timer->base + CNTP_TVAL);
130 break;
131 }
132 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
133 struct arch_timer *timer = to_arch_timer(clk);
134 switch (reg) {
135 case ARCH_TIMER_REG_CTRL:
136 val = readl_relaxed(timer->base + CNTV_CTL);
137 break;
138 case ARCH_TIMER_REG_TVAL:
139 val = readl_relaxed(timer->base + CNTV_TVAL);
140 break;
141 }
142 } else {
143 val = arch_timer_reg_read_cp15(access, reg);
144 }
145
146 return val;
147}
148
Julien Thierry5d6168f2019-05-24 10:10:25 +0100149static notrace u64 arch_counter_get_cntpct_stable(void)
Marc Zyngier0ea41532019-04-08 16:49:07 +0100150{
151 return __arch_counter_get_cntpct_stable();
152}
153
Julien Thierry5d6168f2019-05-24 10:10:25 +0100154static notrace u64 arch_counter_get_cntpct(void)
Marc Zyngier0ea41532019-04-08 16:49:07 +0100155{
156 return __arch_counter_get_cntpct();
157}
158
Julien Thierry5d6168f2019-05-24 10:10:25 +0100159static notrace u64 arch_counter_get_cntvct_stable(void)
Marc Zyngier0ea41532019-04-08 16:49:07 +0100160{
161 return __arch_counter_get_cntvct_stable();
162}
163
Julien Thierry5d6168f2019-05-24 10:10:25 +0100164static notrace u64 arch_counter_get_cntvct(void)
Marc Zyngier0ea41532019-04-08 16:49:07 +0100165{
166 return __arch_counter_get_cntvct();
167}
168
Marc Zyngier992dd162017-02-01 11:53:46 +0000169/*
170 * Default to cp15 based access because arm64 uses this function for
171 * sched_clock() before DT is probed and the cp15 method is guaranteed
172 * to exist on arm64. arm doesn't use this before DT is probed so even
173 * if we don't have the cp15 accessors we won't have a problem.
174 */
175u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200176EXPORT_SYMBOL_GPL(arch_timer_read_counter);
Marc Zyngier992dd162017-02-01 11:53:46 +0000177
178static u64 arch_counter_read(struct clocksource *cs)
179{
180 return arch_timer_read_counter();
181}
182
183static u64 arch_counter_read_cc(const struct cyclecounter *cc)
184{
185 return arch_timer_read_counter();
186}
187
188static struct clocksource clocksource_counter = {
189 .name = "arch_sys_counter",
190 .rating = 400,
191 .read = arch_counter_read,
192 .mask = CLOCKSOURCE_MASK(56),
193 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
194};
195
196static struct cyclecounter cyclecounter __ro_after_init = {
197 .read = arch_counter_read_cc,
198 .mask = CLOCKSOURCE_MASK(56),
199};
200
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000201struct ate_acpi_oem_info {
202 char oem_id[ACPI_OEM_ID_SIZE + 1];
203 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
204 u32 oem_revision;
205};
206
Scott Woodf6dc1572016-09-22 03:35:17 -0500207#ifdef CONFIG_FSL_ERRATUM_A008585
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000208/*
209 * The number of retries is an arbitrary value well beyond the highest number
210 * of iterations the loop has been observed to take.
211 */
212#define __fsl_a008585_read_reg(reg) ({ \
213 u64 _old, _new; \
214 int _retries = 200; \
215 \
216 do { \
217 _old = read_sysreg(reg); \
218 _new = read_sysreg(reg); \
219 _retries--; \
220 } while (unlikely(_old != _new) && _retries); \
221 \
222 WARN_ON_ONCE(!_retries); \
223 _new; \
224})
Scott Woodf6dc1572016-09-22 03:35:17 -0500225
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000226static u32 notrace fsl_a008585_read_cntp_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500227{
228 return __fsl_a008585_read_reg(cntp_tval_el0);
229}
230
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000231static u32 notrace fsl_a008585_read_cntv_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500232{
233 return __fsl_a008585_read_reg(cntv_tval_el0);
234}
235
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200236static u64 notrace fsl_a008585_read_cntpct_el0(void)
237{
238 return __fsl_a008585_read_reg(cntpct_el0);
239}
240
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000241static u64 notrace fsl_a008585_read_cntvct_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500242{
243 return __fsl_a008585_read_reg(cntvct_el0);
244}
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000245#endif
246
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000247#ifdef CONFIG_HISILICON_ERRATUM_161010101
248/*
249 * Verify whether the value of the second read is larger than the first by
250 * less than 32 is the only way to confirm the value is correct, so clear the
251 * lower 5 bits to check whether the difference is greater than 32 or not.
252 * Theoretically the erratum should not occur more than twice in succession
253 * when reading the system counter, but it is possible that some interrupts
254 * may lead to more than twice read errors, triggering the warning, so setting
255 * the number of retries far beyond the number of iterations the loop has been
256 * observed to take.
257 */
258#define __hisi_161010101_read_reg(reg) ({ \
259 u64 _old, _new; \
260 int _retries = 50; \
261 \
262 do { \
263 _old = read_sysreg(reg); \
264 _new = read_sysreg(reg); \
265 _retries--; \
266 } while (unlikely((_new - _old) >> 5) && _retries); \
267 \
268 WARN_ON_ONCE(!_retries); \
269 _new; \
270})
271
272static u32 notrace hisi_161010101_read_cntp_tval_el0(void)
273{
274 return __hisi_161010101_read_reg(cntp_tval_el0);
275}
276
277static u32 notrace hisi_161010101_read_cntv_tval_el0(void)
278{
279 return __hisi_161010101_read_reg(cntv_tval_el0);
280}
281
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200282static u64 notrace hisi_161010101_read_cntpct_el0(void)
283{
284 return __hisi_161010101_read_reg(cntpct_el0);
285}
286
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000287static u64 notrace hisi_161010101_read_cntvct_el0(void)
288{
289 return __hisi_161010101_read_reg(cntvct_el0);
290}
Marc Zyngierd003d022017-02-21 15:04:27 +0000291
292static struct ate_acpi_oem_info hisi_161010101_oem_info[] = {
293 /*
294 * Note that trailing spaces are required to properly match
295 * the OEM table information.
296 */
297 {
298 .oem_id = "HISI ",
299 .oem_table_id = "HIP05 ",
300 .oem_revision = 0,
301 },
302 {
303 .oem_id = "HISI ",
304 .oem_table_id = "HIP06 ",
305 .oem_revision = 0,
306 },
307 {
308 .oem_id = "HISI ",
309 .oem_table_id = "HIP07 ",
310 .oem_revision = 0,
311 },
312 { /* Sentinel indicating the end of the OEM array */ },
313};
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000314#endif
315
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000316#ifdef CONFIG_ARM64_ERRATUM_858921
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200317static u64 notrace arm64_858921_read_cntpct_el0(void)
318{
319 u64 old, new;
320
321 old = read_sysreg(cntpct_el0);
322 new = read_sysreg(cntpct_el0);
323 return (((old ^ new) >> 32) & 1) ? old : new;
324}
325
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000326static u64 notrace arm64_858921_read_cntvct_el0(void)
327{
328 u64 old, new;
329
330 old = read_sysreg(cntvct_el0);
331 new = read_sysreg(cntvct_el0);
332 return (((old ^ new) >> 32) & 1) ? old : new;
333}
334#endif
335
Samuel Hollandc950ca82019-01-12 20:17:18 -0600336#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
337/*
338 * The low bits of the counter registers are indeterminate while bit 10 or
339 * greater is rolling over. Since the counter value can jump both backward
340 * (7ff -> 000 -> 800) and forward (7ff -> fff -> 800), ignore register values
341 * with all ones or all zeros in the low bits. Bound the loop by the maximum
342 * number of CPU cycles in 3 consecutive 24 MHz counter periods.
343 */
344#define __sun50i_a64_read_reg(reg) ({ \
345 u64 _val; \
346 int _retries = 150; \
347 \
348 do { \
349 _val = read_sysreg(reg); \
350 _retries--; \
351 } while (((_val + 1) & GENMASK(9, 0)) <= 1 && _retries); \
352 \
353 WARN_ON_ONCE(!_retries); \
354 _val; \
355})
356
357static u64 notrace sun50i_a64_read_cntpct_el0(void)
358{
359 return __sun50i_a64_read_reg(cntpct_el0);
360}
361
362static u64 notrace sun50i_a64_read_cntvct_el0(void)
363{
364 return __sun50i_a64_read_reg(cntvct_el0);
365}
366
367static u32 notrace sun50i_a64_read_cntp_tval_el0(void)
368{
369 return read_sysreg(cntp_cval_el0) - sun50i_a64_read_cntpct_el0();
370}
371
372static u32 notrace sun50i_a64_read_cntv_tval_el0(void)
373{
374 return read_sysreg(cntv_cval_el0) - sun50i_a64_read_cntvct_el0();
375}
376#endif
377
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000378#ifdef CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND
Mark Rutlanda7fb4572017-10-16 16:28:39 +0100379DEFINE_PER_CPU(const struct arch_timer_erratum_workaround *, timer_unstable_counter_workaround);
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000380EXPORT_SYMBOL_GPL(timer_unstable_counter_workaround);
381
Marc Zyngier0ea41532019-04-08 16:49:07 +0100382static atomic_t timer_unstable_counter_workaround_in_use = ATOMIC_INIT(0);
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000383
Marc Zyngier83280892017-01-27 10:27:09 +0000384static void erratum_set_next_event_tval_generic(const int access, unsigned long evt,
385 struct clock_event_device *clk)
386{
387 unsigned long ctrl;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200388 u64 cval;
Marc Zyngier83280892017-01-27 10:27:09 +0000389
390 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
391 ctrl |= ARCH_TIMER_CTRL_ENABLE;
392 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
393
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200394 if (access == ARCH_TIMER_PHYS_ACCESS) {
395 cval = evt + arch_counter_get_cntpct();
Marc Zyngier83280892017-01-27 10:27:09 +0000396 write_sysreg(cval, cntp_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200397 } else {
398 cval = evt + arch_counter_get_cntvct();
Marc Zyngier83280892017-01-27 10:27:09 +0000399 write_sysreg(cval, cntv_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200400 }
Marc Zyngier83280892017-01-27 10:27:09 +0000401
402 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
403}
404
Arnd Bergmanneb645222017-04-19 19:37:09 +0200405static __maybe_unused int erratum_set_next_event_tval_virt(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000406 struct clock_event_device *clk)
407{
408 erratum_set_next_event_tval_generic(ARCH_TIMER_VIRT_ACCESS, evt, clk);
409 return 0;
410}
411
Arnd Bergmanneb645222017-04-19 19:37:09 +0200412static __maybe_unused int erratum_set_next_event_tval_phys(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000413 struct clock_event_device *clk)
414{
415 erratum_set_next_event_tval_generic(ARCH_TIMER_PHYS_ACCESS, evt, clk);
416 return 0;
417}
418
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000419static const struct arch_timer_erratum_workaround ool_workarounds[] = {
420#ifdef CONFIG_FSL_ERRATUM_A008585
421 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000422 .match_type = ate_match_dt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000423 .id = "fsl,erratum-a008585",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000424 .desc = "Freescale erratum a005858",
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000425 .read_cntp_tval_el0 = fsl_a008585_read_cntp_tval_el0,
426 .read_cntv_tval_el0 = fsl_a008585_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200427 .read_cntpct_el0 = fsl_a008585_read_cntpct_el0,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000428 .read_cntvct_el0 = fsl_a008585_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000429 .set_next_event_phys = erratum_set_next_event_tval_phys,
430 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000431 },
432#endif
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000433#ifdef CONFIG_HISILICON_ERRATUM_161010101
434 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000435 .match_type = ate_match_dt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000436 .id = "hisilicon,erratum-161010101",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000437 .desc = "HiSilicon erratum 161010101",
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000438 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
439 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200440 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000441 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000442 .set_next_event_phys = erratum_set_next_event_tval_phys,
443 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000444 },
Marc Zyngierd003d022017-02-21 15:04:27 +0000445 {
446 .match_type = ate_match_acpi_oem_info,
447 .id = hisi_161010101_oem_info,
448 .desc = "HiSilicon erratum 161010101",
449 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
450 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200451 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Marc Zyngierd003d022017-02-21 15:04:27 +0000452 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
453 .set_next_event_phys = erratum_set_next_event_tval_phys,
454 .set_next_event_virt = erratum_set_next_event_tval_virt,
455 },
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000456#endif
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000457#ifdef CONFIG_ARM64_ERRATUM_858921
458 {
459 .match_type = ate_match_local_cap_id,
460 .id = (void *)ARM64_WORKAROUND_858921,
461 .desc = "ARM erratum 858921",
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200462 .read_cntpct_el0 = arm64_858921_read_cntpct_el0,
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000463 .read_cntvct_el0 = arm64_858921_read_cntvct_el0,
464 },
465#endif
Samuel Hollandc950ca82019-01-12 20:17:18 -0600466#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
467 {
468 .match_type = ate_match_dt,
469 .id = "allwinner,erratum-unknown1",
470 .desc = "Allwinner erratum UNKNOWN1",
471 .read_cntp_tval_el0 = sun50i_a64_read_cntp_tval_el0,
472 .read_cntv_tval_el0 = sun50i_a64_read_cntv_tval_el0,
473 .read_cntpct_el0 = sun50i_a64_read_cntpct_el0,
474 .read_cntvct_el0 = sun50i_a64_read_cntvct_el0,
475 .set_next_event_phys = erratum_set_next_event_tval_phys,
476 .set_next_event_virt = erratum_set_next_event_tval_virt,
477 },
478#endif
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000479};
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000480
481typedef bool (*ate_match_fn_t)(const struct arch_timer_erratum_workaround *,
482 const void *);
483
484static
485bool arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround *wa,
486 const void *arg)
487{
488 const struct device_node *np = arg;
489
490 return of_property_read_bool(np, wa->id);
491}
492
Marc Zyngier00640302017-03-20 16:47:59 +0000493static
494bool arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround *wa,
495 const void *arg)
496{
497 return this_cpu_has_cap((uintptr_t)wa->id);
498}
499
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000500
501static
502bool arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround *wa,
503 const void *arg)
504{
505 static const struct ate_acpi_oem_info empty_oem_info = {};
506 const struct ate_acpi_oem_info *info = wa->id;
507 const struct acpi_table_header *table = arg;
508
509 /* Iterate over the ACPI OEM info array, looking for a match */
510 while (memcmp(info, &empty_oem_info, sizeof(*info))) {
511 if (!memcmp(info->oem_id, table->oem_id, ACPI_OEM_ID_SIZE) &&
512 !memcmp(info->oem_table_id, table->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
513 info->oem_revision == table->oem_revision)
514 return true;
515
516 info++;
517 }
518
519 return false;
520}
521
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000522static const struct arch_timer_erratum_workaround *
523arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,
524 ate_match_fn_t match_fn,
525 void *arg)
526{
527 int i;
528
529 for (i = 0; i < ARRAY_SIZE(ool_workarounds); i++) {
530 if (ool_workarounds[i].match_type != type)
531 continue;
532
533 if (match_fn(&ool_workarounds[i], arg))
534 return &ool_workarounds[i];
535 }
536
537 return NULL;
538}
539
540static
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000541void arch_timer_enable_workaround(const struct arch_timer_erratum_workaround *wa,
542 bool local)
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000543{
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000544 int i;
545
546 if (local) {
547 __this_cpu_write(timer_unstable_counter_workaround, wa);
548 } else {
549 for_each_possible_cpu(i)
550 per_cpu(timer_unstable_counter_workaround, i) = wa;
551 }
552
Marc Zyngier0ea41532019-04-08 16:49:07 +0100553 if (wa->read_cntvct_el0 || wa->read_cntpct_el0)
554 atomic_set(&timer_unstable_counter_workaround_in_use, 1);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000555
556 /*
557 * Don't use the vdso fastpath if errata require using the
558 * out-of-line counter accessor. We may change our mind pretty
559 * late in the game (with a per-CPU erratum, for example), so
560 * change both the default value and the vdso itself.
561 */
562 if (wa->read_cntvct_el0) {
563 clocksource_counter.archdata.vdso_direct = false;
564 vdso_default = false;
565 }
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000566}
567
568static void arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,
569 void *arg)
570{
Marc Zyngiera862fc22019-04-08 16:49:06 +0100571 const struct arch_timer_erratum_workaround *wa, *__wa;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000572 ate_match_fn_t match_fn = NULL;
Marc Zyngier00640302017-03-20 16:47:59 +0000573 bool local = false;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000574
575 switch (type) {
576 case ate_match_dt:
577 match_fn = arch_timer_check_dt_erratum;
578 break;
Marc Zyngier00640302017-03-20 16:47:59 +0000579 case ate_match_local_cap_id:
580 match_fn = arch_timer_check_local_cap_erratum;
581 local = true;
582 break;
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000583 case ate_match_acpi_oem_info:
584 match_fn = arch_timer_check_acpi_oem_erratum;
585 break;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000586 default:
587 WARN_ON(1);
588 return;
589 }
590
591 wa = arch_timer_iterate_errata(type, match_fn, arg);
592 if (!wa)
593 return;
594
Marc Zyngiera862fc22019-04-08 16:49:06 +0100595 __wa = __this_cpu_read(timer_unstable_counter_workaround);
596 if (__wa && wa != __wa)
597 pr_warn("Can't enable workaround for %s (clashes with %s\n)",
598 wa->desc, __wa->desc);
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000599
Marc Zyngiera862fc22019-04-08 16:49:06 +0100600 if (__wa)
601 return;
Marc Zyngier00640302017-03-20 16:47:59 +0000602
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000603 arch_timer_enable_workaround(wa, local);
Marc Zyngier00640302017-03-20 16:47:59 +0000604 pr_info("Enabling %s workaround for %s\n",
605 local ? "local" : "global", wa->desc);
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000606}
607
Marc Zyngiera86bd132017-02-01 12:07:15 +0000608static bool arch_timer_this_cpu_has_cntvct_wa(void)
609{
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100610 return has_erratum_handler(read_cntvct_el0);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000611}
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000612
Marc Zyngier0ea41532019-04-08 16:49:07 +0100613static bool arch_timer_counter_has_wa(void)
614{
615 return atomic_read(&timer_unstable_counter_workaround_in_use);
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000616}
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000617#else
618#define arch_timer_check_ool_workaround(t,a) do { } while(0)
Marc Zyngiera86bd132017-02-01 12:07:15 +0000619#define arch_timer_this_cpu_has_cntvct_wa() ({false;})
Marc Zyngier0ea41532019-04-08 16:49:07 +0100620#define arch_timer_counter_has_wa() ({false;})
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000621#endif /* CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND */
Scott Woodf6dc1572016-09-22 03:35:17 -0500622
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700623static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000624 struct clock_event_device *evt)
625{
626 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200627
Stephen Boyd60faddf2013-07-18 16:59:31 -0700628 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000629 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
630 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700631 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000632 evt->event_handler(evt);
633 return IRQ_HANDLED;
634 }
635
636 return IRQ_NONE;
637}
638
639static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
640{
641 struct clock_event_device *evt = dev_id;
642
643 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
644}
645
646static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
647{
648 struct clock_event_device *evt = dev_id;
649
650 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
651}
652
Stephen Boyd22006992013-07-18 16:59:32 -0700653static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
654{
655 struct clock_event_device *evt = dev_id;
656
657 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
658}
659
660static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
661{
662 struct clock_event_device *evt = dev_id;
663
664 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
665}
666
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530667static __always_inline int timer_shutdown(const int access,
668 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000669{
670 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530671
672 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
673 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
674 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
675
676 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000677}
678
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530679static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000680{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530681 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000682}
683
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530684static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000685{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530686 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000687}
688
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530689static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700690{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530691 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700692}
693
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530694static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700695{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530696 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700697}
698
Stephen Boyd60faddf2013-07-18 16:59:31 -0700699static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200700 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000701{
702 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700703 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000704 ctrl |= ARCH_TIMER_CTRL_ENABLE;
705 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700706 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
707 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000708}
709
710static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700711 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000712{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700713 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000714 return 0;
715}
716
717static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700718 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000719{
Stephen Boyd60faddf2013-07-18 16:59:31 -0700720 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000721 return 0;
722}
723
Stephen Boyd22006992013-07-18 16:59:32 -0700724static int arch_timer_set_next_event_virt_mem(unsigned long evt,
725 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000726{
Stephen Boyd22006992013-07-18 16:59:32 -0700727 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
728 return 0;
729}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000730
Stephen Boyd22006992013-07-18 16:59:32 -0700731static int arch_timer_set_next_event_phys_mem(unsigned long evt,
732 struct clock_event_device *clk)
733{
734 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
735 return 0;
736}
737
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200738static void __arch_timer_setup(unsigned type,
739 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700740{
741 clk->features = CLOCK_EVT_FEAT_ONESHOT;
742
Fu Wei8a5c21d2017-01-18 21:25:26 +0800743 if (type == ARCH_TIMER_TYPE_CP15) {
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100744 typeof(clk->set_next_event) sne;
745
746 arch_timer_check_ool_workaround(ate_match_local_cap_id, NULL);
747
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100748 if (arch_timer_c3stop)
749 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700750 clk->name = "arch_sys_timer";
751 clk->rating = 450;
752 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000753 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
754 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800755 case ARCH_TIMER_VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530756 clk->set_state_shutdown = arch_timer_shutdown_virt;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530757 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100758 sne = erratum_handler(set_next_event_virt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000759 break;
Fu Weiee34f1e2017-01-18 21:25:27 +0800760 case ARCH_TIMER_PHYS_SECURE_PPI:
761 case ARCH_TIMER_PHYS_NONSECURE_PPI:
762 case ARCH_TIMER_HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530763 clk->set_state_shutdown = arch_timer_shutdown_phys;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530764 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100765 sne = erratum_handler(set_next_event_phys);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000766 break;
767 default:
768 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700769 }
Scott Woodf6dc1572016-09-22 03:35:17 -0500770
Marc Zyngier5ef19a12019-04-08 16:49:04 +0100771 clk->set_next_event = sne;
Stephen Boyd22006992013-07-18 16:59:32 -0700772 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800773 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700774 clk->name = "arch_mem_timer";
775 clk->rating = 400;
Sudeep Holla5e18e412018-07-09 16:45:36 +0100776 clk->cpumask = cpu_possible_mask;
Stephen Boyd22006992013-07-18 16:59:32 -0700777 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530778 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530779 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700780 clk->set_next_event =
781 arch_timer_set_next_event_virt_mem;
782 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530783 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530784 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700785 clk->set_next_event =
786 arch_timer_set_next_event_phys_mem;
787 }
788 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000789
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530790 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000791
Stephen Boyd22006992013-07-18 16:59:32 -0700792 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
793}
794
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200795static void arch_timer_evtstrm_enable(int divider)
796{
797 u32 cntkctl = arch_timer_get_cntkctl();
798
799 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
800 /* Set the divider and enable virtual event stream */
801 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
802 | ARCH_TIMER_VIRT_EVT_EN;
803 arch_timer_set_cntkctl(cntkctl);
Andrew Murrayaaba0982019-04-09 10:52:40 +0100804#ifdef CONFIG_ARM64
805 cpu_set_named_feature(EVTSTRM);
806#else
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200807 elf_hwcap |= HWCAP_EVTSTRM;
Andrew Murrayaaba0982019-04-09 10:52:40 +0100808#endif
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200809#ifdef CONFIG_COMPAT
810 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
811#endif
Julien Thierryec5c8e42017-10-13 14:32:55 +0100812 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200813}
814
Will Deacon037f6372013-08-23 15:32:29 +0100815static void arch_timer_configure_evtstream(void)
816{
817 int evt_stream_div, pos;
818
819 /* Find the closest power of two to the divisor */
820 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
821 pos = fls(evt_stream_div);
822 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
823 pos--;
824 /* enable event stream */
825 arch_timer_evtstrm_enable(min(pos, 15));
826}
827
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200828static void arch_counter_set_user_access(void)
829{
830 u32 cntkctl = arch_timer_get_cntkctl();
831
Marc Zyngiera86bd132017-02-01 12:07:15 +0000832 /* Disable user access to the timers and both counters */
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200833 /* Also disable virtual event stream */
834 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
835 | ARCH_TIMER_USR_VT_ACCESS_EN
Marc Zyngiera86bd132017-02-01 12:07:15 +0000836 | ARCH_TIMER_USR_VCT_ACCESS_EN
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200837 | ARCH_TIMER_VIRT_EVT_EN
838 | ARCH_TIMER_USR_PCT_ACCESS_EN);
839
Marc Zyngiera86bd132017-02-01 12:07:15 +0000840 /*
841 * Enable user access to the virtual counter if it doesn't
842 * need to be workaround. The vdso may have been already
843 * disabled though.
844 */
845 if (arch_timer_this_cpu_has_cntvct_wa())
846 pr_info("CPU%d: Trapping CNTVCT access\n", smp_processor_id());
847 else
848 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200849
850 arch_timer_set_cntkctl(cntkctl);
851}
852
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000853static bool arch_timer_has_nonsecure_ppi(void)
854{
Fu Weiee34f1e2017-01-18 21:25:27 +0800855 return (arch_timer_uses_ppi == ARCH_TIMER_PHYS_SECURE_PPI &&
856 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000857}
858
Marc Zyngierf005bd72016-08-01 10:54:15 +0100859static u32 check_ppi_trigger(int irq)
860{
861 u32 flags = irq_get_trigger_type(irq);
862
863 if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
864 pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
865 pr_warn("WARNING: Please fix your firmware\n");
866 flags = IRQF_TRIGGER_LOW;
867 }
868
869 return flags;
870}
871
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000872static int arch_timer_starting_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000873{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000874 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100875 u32 flags;
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000876
Fu Wei8a5c21d2017-01-18 21:25:26 +0800877 __arch_timer_setup(ARCH_TIMER_TYPE_CP15, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000878
Marc Zyngierf005bd72016-08-01 10:54:15 +0100879 flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
880 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000881
Marc Zyngierf005bd72016-08-01 10:54:15 +0100882 if (arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800883 flags = check_ppi_trigger(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
884 enable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
885 flags);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100886 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000887
888 arch_counter_set_user_access();
Will Deacon46fd5c62016-06-27 17:30:13 +0100889 if (evtstrm_enable)
Will Deacon037f6372013-08-23 15:32:29 +0100890 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000891
892 return 0;
893}
894
Fu Wei5d3dfa92017-03-22 00:31:13 +0800895/*
896 * For historical reasons, when probing with DT we use whichever (non-zero)
897 * rate was probed first, and don't verify that others match. If the first node
898 * probed has a clock-frequency property, this overrides the HW register.
899 */
900static void arch_timer_of_configure_rate(u32 rate, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000901{
Stephen Boyd22006992013-07-18 16:59:32 -0700902 /* Who has more than one independent system counter? */
903 if (arch_timer_rate)
904 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000905
Fu Wei5d3dfa92017-03-22 00:31:13 +0800906 if (of_property_read_u32(np, "clock-frequency", &arch_timer_rate))
907 arch_timer_rate = rate;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000908
Stephen Boyd22006992013-07-18 16:59:32 -0700909 /* Check the timer frequency. */
910 if (arch_timer_rate == 0)
Fu Weided24012017-01-18 21:25:25 +0800911 pr_warn("frequency not available\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700912}
913
914static void arch_timer_banner(unsigned type)
915{
Fu Weided24012017-01-18 21:25:25 +0800916 pr_info("%s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800917 type & ARCH_TIMER_TYPE_CP15 ? "cp15" : "",
918 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ?
919 " and " : "",
920 type & ARCH_TIMER_TYPE_MEM ? "mmio" : "",
Fu Weided24012017-01-18 21:25:25 +0800921 (unsigned long)arch_timer_rate / 1000000,
922 (unsigned long)(arch_timer_rate / 10000) % 100,
Fu Wei8a5c21d2017-01-18 21:25:26 +0800923 type & ARCH_TIMER_TYPE_CP15 ?
Fu Weiee34f1e2017-01-18 21:25:27 +0800924 (arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700925 "",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800926 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ? "/" : "",
927 type & ARCH_TIMER_TYPE_MEM ?
Stephen Boyd22006992013-07-18 16:59:32 -0700928 arch_timer_mem_use_virtual ? "virt" : "phys" :
929 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000930}
931
932u32 arch_timer_get_rate(void)
933{
934 return arch_timer_rate;
935}
936
Julien Thierryec5c8e42017-10-13 14:32:55 +0100937bool arch_timer_evtstrm_available(void)
938{
939 /*
940 * We might get called from a preemptible context. This is fine
941 * because availability of the event stream should be always the same
942 * for a preemptible context and context where we might resume a task.
943 */
944 return cpumask_test_cpu(raw_smp_processor_id(), &evtstrm_available);
945}
946
Stephen Boyd22006992013-07-18 16:59:32 -0700947static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000948{
Stephen Boyd22006992013-07-18 16:59:32 -0700949 u32 vct_lo, vct_hi, tmp_hi;
950
951 do {
952 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
953 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
954 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
955 } while (vct_hi != tmp_hi);
956
957 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000958}
959
Julien Grallb4d6ce92016-04-11 16:32:51 +0100960static struct arch_timer_kvm_info arch_timer_kvm_info;
961
962struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
963{
964 return &arch_timer_kvm_info;
965}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000966
Stephen Boyd22006992013-07-18 16:59:32 -0700967static void __init arch_counter_register(unsigned type)
968{
969 u64 start_count;
970
971 /* Register the CP15 based counter if we have one */
Fu Wei8a5c21d2017-01-18 21:25:26 +0800972 if (type & ARCH_TIMER_TYPE_CP15) {
Marc Zyngier0ea41532019-04-08 16:49:07 +0100973 u64 (*rd)(void);
Scott Woodf6dc1572016-09-22 03:35:17 -0500974
Marc Zyngier0ea41532019-04-08 16:49:07 +0100975 if ((IS_ENABLED(CONFIG_ARM64) && !is_hyp_mode_available()) ||
976 arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) {
977 if (arch_timer_counter_has_wa())
978 rd = arch_counter_get_cntvct_stable;
979 else
980 rd = arch_counter_get_cntvct;
981 } else {
982 if (arch_timer_counter_has_wa())
983 rd = arch_counter_get_cntpct_stable;
984 else
985 rd = arch_counter_get_cntpct;
986 }
987
988 arch_timer_read_counter = rd;
Marc Zyngiera86bd132017-02-01 12:07:15 +0000989 clocksource_counter.archdata.vdso_direct = vdso_default;
Nathan Lynch423bd692014-09-29 01:50:06 +0200990 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700991 arch_timer_read_counter = arch_counter_get_cntvct_mem;
Nathan Lynch423bd692014-09-29 01:50:06 +0200992 }
993
Brian Norrisd8ec7592016-10-04 11:12:09 -0700994 if (!arch_counter_suspend_stop)
995 clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700996 start_count = arch_timer_read_counter();
997 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
998 cyclecounter.mult = clocksource_counter.mult;
999 cyclecounter.shift = clocksource_counter.shift;
Julien Grallb4d6ce92016-04-11 16:32:51 +01001000 timecounter_init(&arch_timer_kvm_info.timecounter,
1001 &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +02001002
1003 /* 56 bits minimum, so we assume worst case rollover */
1004 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -07001005}
1006
Paul Gortmaker8c37bb32013-06-19 11:32:08 -04001007static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001008{
Fu Weided24012017-01-18 21:25:25 +08001009 pr_debug("disable IRQ%d cpu #%d\n", clk->irq, smp_processor_id());
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001010
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001011 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
1012 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001013 disable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001014
Viresh Kumar46c5bfd2015-06-12 13:30:12 +05301015 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001016}
1017
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001018static int arch_timer_dying_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001019{
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001020 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001021
Julien Thierryec5c8e42017-10-13 14:32:55 +01001022 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1023
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001024 arch_timer_stop(clk);
1025 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001026}
1027
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001028#ifdef CONFIG_CPU_PM
Marc Zyngierbee67c52017-04-04 17:05:16 +01001029static DEFINE_PER_CPU(unsigned long, saved_cntkctl);
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001030static int arch_timer_cpu_pm_notify(struct notifier_block *self,
1031 unsigned long action, void *hcpu)
1032{
Julien Thierryec5c8e42017-10-13 14:32:55 +01001033 if (action == CPU_PM_ENTER) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001034 __this_cpu_write(saved_cntkctl, arch_timer_get_cntkctl());
Julien Thierryec5c8e42017-10-13 14:32:55 +01001035
1036 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1037 } else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001038 arch_timer_set_cntkctl(__this_cpu_read(saved_cntkctl));
Julien Thierryec5c8e42017-10-13 14:32:55 +01001039
Andrew Murrayaaba0982019-04-09 10:52:40 +01001040#ifdef CONFIG_ARM64
1041 if (cpu_have_named_feature(EVTSTRM))
1042#else
Julien Thierryec5c8e42017-10-13 14:32:55 +01001043 if (elf_hwcap & HWCAP_EVTSTRM)
Andrew Murrayaaba0982019-04-09 10:52:40 +01001044#endif
Julien Thierryec5c8e42017-10-13 14:32:55 +01001045 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
1046 }
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001047 return NOTIFY_OK;
1048}
1049
1050static struct notifier_block arch_timer_cpu_pm_notifier = {
1051 .notifier_call = arch_timer_cpu_pm_notify,
1052};
1053
1054static int __init arch_timer_cpu_pm_init(void)
1055{
1056 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
1057}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001058
1059static void __init arch_timer_cpu_pm_deinit(void)
1060{
1061 WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
1062}
1063
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001064#else
1065static int __init arch_timer_cpu_pm_init(void)
1066{
1067 return 0;
1068}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001069
1070static void __init arch_timer_cpu_pm_deinit(void)
1071{
1072}
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001073#endif
1074
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001075static int __init arch_timer_register(void)
1076{
1077 int err;
1078 int ppi;
1079
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001080 arch_timer_evt = alloc_percpu(struct clock_event_device);
1081 if (!arch_timer_evt) {
1082 err = -ENOMEM;
1083 goto out;
1084 }
1085
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001086 ppi = arch_timer_ppi[arch_timer_uses_ppi];
1087 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001088 case ARCH_TIMER_VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001089 err = request_percpu_irq(ppi, arch_timer_handler_virt,
1090 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001091 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001092 case ARCH_TIMER_PHYS_SECURE_PPI:
1093 case ARCH_TIMER_PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001094 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1095 "arch_timer", arch_timer_evt);
Fu Wei4502b6b2017-01-18 21:25:30 +08001096 if (!err && arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001097 ppi = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001098 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1099 "arch_timer", arch_timer_evt);
1100 if (err)
Fu Weiee34f1e2017-01-18 21:25:27 +08001101 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_SECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001102 arch_timer_evt);
1103 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001104 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001105 case ARCH_TIMER_HYP_PPI:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001106 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1107 "arch_timer", arch_timer_evt);
1108 break;
1109 default:
1110 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001111 }
1112
1113 if (err) {
Fu Weided24012017-01-18 21:25:25 +08001114 pr_err("can't register interrupt %d (%d)\n", ppi, err);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001115 goto out_free;
1116 }
1117
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001118 err = arch_timer_cpu_pm_init();
1119 if (err)
1120 goto out_unreg_notify;
1121
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001122 /* Register and immediately configure the timer on the boot CPU */
1123 err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001124 "clockevents/arm/arch_timer:starting",
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001125 arch_timer_starting_cpu, arch_timer_dying_cpu);
1126 if (err)
1127 goto out_unreg_cpupm;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001128 return 0;
1129
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001130out_unreg_cpupm:
1131 arch_timer_cpu_pm_deinit();
1132
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001133out_unreg_notify:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001134 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
1135 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001136 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001137 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001138
1139out_free:
1140 free_percpu(arch_timer_evt);
1141out:
1142 return err;
1143}
1144
Stephen Boyd22006992013-07-18 16:59:32 -07001145static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
1146{
1147 int ret;
1148 irq_handler_t func;
1149 struct arch_timer *t;
1150
1151 t = kzalloc(sizeof(*t), GFP_KERNEL);
1152 if (!t)
1153 return -ENOMEM;
1154
1155 t->base = base;
1156 t->evt.irq = irq;
Fu Wei8a5c21d2017-01-18 21:25:26 +08001157 __arch_timer_setup(ARCH_TIMER_TYPE_MEM, &t->evt);
Stephen Boyd22006992013-07-18 16:59:32 -07001158
1159 if (arch_timer_mem_use_virtual)
1160 func = arch_timer_handler_virt_mem;
1161 else
1162 func = arch_timer_handler_phys_mem;
1163
1164 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
1165 if (ret) {
Fu Weided24012017-01-18 21:25:25 +08001166 pr_err("Failed to request mem timer irq\n");
Stephen Boyd22006992013-07-18 16:59:32 -07001167 kfree(t);
1168 }
1169
1170 return ret;
1171}
1172
1173static const struct of_device_id arch_timer_of_match[] __initconst = {
1174 { .compatible = "arm,armv7-timer", },
1175 { .compatible = "arm,armv8-timer", },
1176 {},
1177};
1178
1179static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
1180 { .compatible = "arm,armv7-timer-mem", },
1181 {},
1182};
1183
Fu Wei13bf6992017-03-22 00:31:14 +08001184static bool __init arch_timer_needs_of_probing(void)
Sudeep Hollac387f072014-09-29 01:50:05 +02001185{
1186 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001187 bool needs_probing = false;
Fu Wei13bf6992017-03-22 00:31:14 +08001188 unsigned int mask = ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM;
Sudeep Hollac387f072014-09-29 01:50:05 +02001189
Fu Wei13bf6992017-03-22 00:31:14 +08001190 /* We have two timers, and both device-tree nodes are probed. */
1191 if ((arch_timers_present & mask) == mask)
1192 return false;
1193
1194 /*
1195 * Only one type of timer is probed,
1196 * check if we have another type of timer node in device-tree.
1197 */
1198 if (arch_timers_present & ARCH_TIMER_TYPE_CP15)
1199 dn = of_find_matching_node(NULL, arch_timer_mem_of_match);
1200 else
1201 dn = of_find_matching_node(NULL, arch_timer_of_match);
1202
1203 if (dn && of_device_is_available(dn))
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001204 needs_probing = true;
Fu Wei13bf6992017-03-22 00:31:14 +08001205
Sudeep Hollac387f072014-09-29 01:50:05 +02001206 of_node_put(dn);
1207
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001208 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +02001209}
1210
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001211static int __init arch_timer_common_init(void)
Stephen Boyd22006992013-07-18 16:59:32 -07001212{
Stephen Boyd22006992013-07-18 16:59:32 -07001213 arch_timer_banner(arch_timers_present);
1214 arch_counter_register(arch_timers_present);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001215 return arch_timer_arch_init();
Stephen Boyd22006992013-07-18 16:59:32 -07001216}
1217
Fu Wei4502b6b2017-01-18 21:25:30 +08001218/**
1219 * arch_timer_select_ppi() - Select suitable PPI for the current system.
1220 *
1221 * If HYP mode is available, we know that the physical timer
1222 * has been configured to be accessible from PL1. Use it, so
1223 * that a guest can use the virtual timer instead.
1224 *
1225 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
1226 * accesses to CNTP_*_EL1 registers are silently redirected to
1227 * their CNTHP_*_EL2 counterparts, and use a different PPI
1228 * number.
1229 *
1230 * If no interrupt provided for virtual timer, we'll have to
1231 * stick to the physical timer. It'd better be accessible...
1232 * For arm64 we never use the secure interrupt.
1233 *
1234 * Return: a suitable PPI type for the current system.
1235 */
1236static enum arch_timer_ppi_nr __init arch_timer_select_ppi(void)
1237{
1238 if (is_kernel_in_hyp_mode())
1239 return ARCH_TIMER_HYP_PPI;
1240
1241 if (!is_hyp_mode_available() && arch_timer_ppi[ARCH_TIMER_VIRT_PPI])
1242 return ARCH_TIMER_VIRT_PPI;
1243
1244 if (IS_ENABLED(CONFIG_ARM64))
1245 return ARCH_TIMER_PHYS_NONSECURE_PPI;
1246
1247 return ARCH_TIMER_PHYS_SECURE_PPI;
1248}
1249
Andre Przywaraee793042018-07-06 09:11:50 +01001250static void __init arch_timer_populate_kvm_info(void)
1251{
1252 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1253 if (is_kernel_in_hyp_mode())
1254 arch_timer_kvm_info.physical_irq = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
1255}
1256
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001257static int __init arch_timer_of_init(struct device_node *np)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001258{
Fu Weica0e1b52017-03-22 00:31:15 +08001259 int i, ret;
Fu Wei5d3dfa92017-03-22 00:31:13 +08001260 u32 rate;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001261
Fu Wei8a5c21d2017-01-18 21:25:26 +08001262 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001263 pr_warn("multiple nodes in dt, skipping\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001264 return 0;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001265 }
1266
Fu Wei8a5c21d2017-01-18 21:25:26 +08001267 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Fu Weiee34f1e2017-01-18 21:25:27 +08001268 for (i = ARCH_TIMER_PHYS_SECURE_PPI; i < ARCH_TIMER_MAX_TIMER_PPI; i++)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001269 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
1270
Andre Przywaraee793042018-07-06 09:11:50 +01001271 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001272
Fu Weic389d702017-04-01 01:51:00 +08001273 rate = arch_timer_get_cntfrq();
Fu Wei5d3dfa92017-03-22 00:31:13 +08001274 arch_timer_of_configure_rate(rate, np);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001275
1276 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
1277
Marc Zyngier651bb2e2017-01-19 17:20:59 +00001278 /* Check for globally applicable workarounds */
1279 arch_timer_check_ool_workaround(ate_match_dt, np);
Scott Woodf6dc1572016-09-22 03:35:17 -05001280
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001281 /*
1282 * If we cannot rely on firmware initializing the timer registers then
1283 * we should use the physical timers instead.
1284 */
1285 if (IS_ENABLED(CONFIG_ARM) &&
1286 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Fu Weiee34f1e2017-01-18 21:25:27 +08001287 arch_timer_uses_ppi = ARCH_TIMER_PHYS_SECURE_PPI;
Fu Wei4502b6b2017-01-18 21:25:30 +08001288 else
1289 arch_timer_uses_ppi = arch_timer_select_ppi();
1290
1291 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1292 pr_err("No interrupt available, giving up\n");
1293 return -EINVAL;
1294 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001295
Brian Norrisd8ec7592016-10-04 11:12:09 -07001296 /* On some systems, the counter stops ticking when in suspend. */
1297 arch_counter_suspend_stop = of_property_read_bool(np,
1298 "arm,no-tick-in-suspend");
1299
Fu Weica0e1b52017-03-22 00:31:15 +08001300 ret = arch_timer_register();
1301 if (ret)
1302 return ret;
1303
1304 if (arch_timer_needs_of_probing())
1305 return 0;
1306
1307 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001308}
Daniel Lezcano17273392017-05-26 16:56:11 +02001309TIMER_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
1310TIMER_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -07001311
Fu Weic389d702017-04-01 01:51:00 +08001312static u32 __init
1313arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame *frame)
Stephen Boyd22006992013-07-18 16:59:32 -07001314{
Fu Weic389d702017-04-01 01:51:00 +08001315 void __iomem *base;
1316 u32 rate;
Stephen Boyd22006992013-07-18 16:59:32 -07001317
Fu Weic389d702017-04-01 01:51:00 +08001318 base = ioremap(frame->cntbase, frame->size);
1319 if (!base) {
1320 pr_err("Unable to map frame @ %pa\n", &frame->cntbase);
1321 return 0;
1322 }
1323
Frank Rowand3db12002017-06-09 17:26:32 -07001324 rate = readl_relaxed(base + CNTFRQ);
Fu Weic389d702017-04-01 01:51:00 +08001325
Frank Rowand3db12002017-06-09 17:26:32 -07001326 iounmap(base);
Fu Weic389d702017-04-01 01:51:00 +08001327
1328 return rate;
1329}
1330
1331static struct arch_timer_mem_frame * __init
1332arch_timer_mem_find_best_frame(struct arch_timer_mem *timer_mem)
1333{
1334 struct arch_timer_mem_frame *frame, *best_frame = NULL;
1335 void __iomem *cntctlbase;
1336 u32 cnttidr;
1337 int i;
1338
1339 cntctlbase = ioremap(timer_mem->cntctlbase, timer_mem->size);
Stephen Boyd22006992013-07-18 16:59:32 -07001340 if (!cntctlbase) {
Fu Weic389d702017-04-01 01:51:00 +08001341 pr_err("Can't map CNTCTLBase @ %pa\n",
1342 &timer_mem->cntctlbase);
1343 return NULL;
Stephen Boyd22006992013-07-18 16:59:32 -07001344 }
1345
1346 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -07001347
1348 /*
1349 * Try to find a virtual capable frame. Otherwise fall back to a
1350 * physical capable frame.
1351 */
Fu Weic389d702017-04-01 01:51:00 +08001352 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1353 u32 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
1354 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
Stephen Boyd22006992013-07-18 16:59:32 -07001355
Fu Weic389d702017-04-01 01:51:00 +08001356 frame = &timer_mem->frame[i];
1357 if (!frame->valid)
1358 continue;
Stephen Boyd22006992013-07-18 16:59:32 -07001359
Robin Murphye392d602016-02-01 12:00:48 +00001360 /* Try enabling everything, and see what sticks */
Fu Weic389d702017-04-01 01:51:00 +08001361 writel_relaxed(cntacr, cntctlbase + CNTACR(i));
1362 cntacr = readl_relaxed(cntctlbase + CNTACR(i));
Robin Murphye392d602016-02-01 12:00:48 +00001363
Fu Weic389d702017-04-01 01:51:00 +08001364 if ((cnttidr & CNTTIDR_VIRT(i)) &&
Robin Murphye392d602016-02-01 12:00:48 +00001365 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -07001366 best_frame = frame;
1367 arch_timer_mem_use_virtual = true;
1368 break;
1369 }
Robin Murphye392d602016-02-01 12:00:48 +00001370
1371 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
1372 continue;
1373
Fu Weic389d702017-04-01 01:51:00 +08001374 best_frame = frame;
Stephen Boyd22006992013-07-18 16:59:32 -07001375 }
1376
Fu Weic389d702017-04-01 01:51:00 +08001377 iounmap(cntctlbase);
1378
Sudeep Hollaf63d9472017-05-08 13:32:27 +01001379 return best_frame;
Fu Weic389d702017-04-01 01:51:00 +08001380}
1381
1382static int __init
1383arch_timer_mem_frame_register(struct arch_timer_mem_frame *frame)
1384{
1385 void __iomem *base;
1386 int ret, irq = 0;
Stephen Boyd22006992013-07-18 16:59:32 -07001387
1388 if (arch_timer_mem_use_virtual)
Fu Weic389d702017-04-01 01:51:00 +08001389 irq = frame->virt_irq;
Stephen Boyd22006992013-07-18 16:59:32 -07001390 else
Fu Weic389d702017-04-01 01:51:00 +08001391 irq = frame->phys_irq;
Robin Murphye392d602016-02-01 12:00:48 +00001392
Stephen Boyd22006992013-07-18 16:59:32 -07001393 if (!irq) {
Fu Weided24012017-01-18 21:25:25 +08001394 pr_err("Frame missing %s irq.\n",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +02001395 arch_timer_mem_use_virtual ? "virt" : "phys");
Fu Weic389d702017-04-01 01:51:00 +08001396 return -EINVAL;
1397 }
1398
1399 if (!request_mem_region(frame->cntbase, frame->size,
1400 "arch_mem_timer"))
1401 return -EBUSY;
1402
1403 base = ioremap(frame->cntbase, frame->size);
1404 if (!base) {
1405 pr_err("Can't map frame's registers\n");
1406 return -ENXIO;
1407 }
1408
1409 ret = arch_timer_mem_register(base, irq);
1410 if (ret) {
1411 iounmap(base);
1412 return ret;
1413 }
1414
1415 arch_counter_base = base;
1416 arch_timers_present |= ARCH_TIMER_TYPE_MEM;
1417
1418 return 0;
1419}
1420
1421static int __init arch_timer_mem_of_init(struct device_node *np)
1422{
1423 struct arch_timer_mem *timer_mem;
1424 struct arch_timer_mem_frame *frame;
1425 struct device_node *frame_node;
1426 struct resource res;
1427 int ret = -EINVAL;
1428 u32 rate;
1429
1430 timer_mem = kzalloc(sizeof(*timer_mem), GFP_KERNEL);
1431 if (!timer_mem)
1432 return -ENOMEM;
1433
1434 if (of_address_to_resource(np, 0, &res))
1435 goto out;
1436 timer_mem->cntctlbase = res.start;
1437 timer_mem->size = resource_size(&res);
1438
1439 for_each_available_child_of_node(np, frame_node) {
1440 u32 n;
1441 struct arch_timer_mem_frame *frame;
1442
1443 if (of_property_read_u32(frame_node, "frame-number", &n)) {
1444 pr_err(FW_BUG "Missing frame-number.\n");
1445 of_node_put(frame_node);
1446 goto out;
1447 }
1448 if (n >= ARCH_TIMER_MEM_MAX_FRAMES) {
1449 pr_err(FW_BUG "Wrong frame-number, only 0-%u are permitted.\n",
1450 ARCH_TIMER_MEM_MAX_FRAMES - 1);
1451 of_node_put(frame_node);
1452 goto out;
1453 }
1454 frame = &timer_mem->frame[n];
1455
1456 if (frame->valid) {
1457 pr_err(FW_BUG "Duplicated frame-number.\n");
1458 of_node_put(frame_node);
1459 goto out;
1460 }
1461
1462 if (of_address_to_resource(frame_node, 0, &res)) {
1463 of_node_put(frame_node);
1464 goto out;
1465 }
1466 frame->cntbase = res.start;
1467 frame->size = resource_size(&res);
1468
1469 frame->virt_irq = irq_of_parse_and_map(frame_node,
1470 ARCH_TIMER_VIRT_SPI);
1471 frame->phys_irq = irq_of_parse_and_map(frame_node,
1472 ARCH_TIMER_PHYS_SPI);
1473
1474 frame->valid = true;
1475 }
1476
1477 frame = arch_timer_mem_find_best_frame(timer_mem);
1478 if (!frame) {
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001479 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1480 &timer_mem->cntctlbase);
Fu Weic389d702017-04-01 01:51:00 +08001481 ret = -EINVAL;
Robin Murphye392d602016-02-01 12:00:48 +00001482 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -07001483 }
1484
Fu Weic389d702017-04-01 01:51:00 +08001485 rate = arch_timer_mem_frame_get_cntfrq(frame);
Fu Wei5d3dfa92017-03-22 00:31:13 +08001486 arch_timer_of_configure_rate(rate, np);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001487
Fu Weic389d702017-04-01 01:51:00 +08001488 ret = arch_timer_mem_frame_register(frame);
1489 if (!ret && !arch_timer_needs_of_probing())
Fu Weica0e1b52017-03-22 00:31:15 +08001490 ret = arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +00001491out:
Fu Weic389d702017-04-01 01:51:00 +08001492 kfree(timer_mem);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001493 return ret;
Stephen Boyd22006992013-07-18 16:59:32 -07001494}
Daniel Lezcano17273392017-05-26 16:56:11 +02001495TIMER_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
Fu Weic389d702017-04-01 01:51:00 +08001496 arch_timer_mem_of_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001497
Fu Weif79d2092017-04-01 01:51:02 +08001498#ifdef CONFIG_ACPI_GTDT
Fu Weic2743a32017-04-01 01:51:04 +08001499static int __init
1500arch_timer_mem_verify_cntfrq(struct arch_timer_mem *timer_mem)
1501{
1502 struct arch_timer_mem_frame *frame;
1503 u32 rate;
1504 int i;
1505
1506 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1507 frame = &timer_mem->frame[i];
1508
1509 if (!frame->valid)
1510 continue;
1511
1512 rate = arch_timer_mem_frame_get_cntfrq(frame);
1513 if (rate == arch_timer_rate)
1514 continue;
1515
1516 pr_err(FW_BUG "CNTFRQ mismatch: frame @ %pa: (0x%08lx), CPU: (0x%08lx)\n",
1517 &frame->cntbase,
1518 (unsigned long)rate, (unsigned long)arch_timer_rate);
1519
1520 return -EINVAL;
1521 }
1522
1523 return 0;
1524}
1525
1526static int __init arch_timer_mem_acpi_init(int platform_timer_count)
1527{
1528 struct arch_timer_mem *timers, *timer;
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001529 struct arch_timer_mem_frame *frame, *best_frame = NULL;
Fu Weic2743a32017-04-01 01:51:04 +08001530 int timer_count, i, ret = 0;
1531
1532 timers = kcalloc(platform_timer_count, sizeof(*timers),
1533 GFP_KERNEL);
1534 if (!timers)
1535 return -ENOMEM;
1536
1537 ret = acpi_arch_timer_mem_init(timers, &timer_count);
1538 if (ret || !timer_count)
1539 goto out;
1540
Fu Weic2743a32017-04-01 01:51:04 +08001541 /*
1542 * While unlikely, it's theoretically possible that none of the frames
1543 * in a timer expose the combination of feature we want.
1544 */
Matthias Kaehlcked197f792017-07-31 11:37:28 -07001545 for (i = 0; i < timer_count; i++) {
Fu Weic2743a32017-04-01 01:51:04 +08001546 timer = &timers[i];
1547
1548 frame = arch_timer_mem_find_best_frame(timer);
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001549 if (!best_frame)
1550 best_frame = frame;
1551
1552 ret = arch_timer_mem_verify_cntfrq(timer);
1553 if (ret) {
1554 pr_err("Disabling MMIO timers due to CNTFRQ mismatch\n");
1555 goto out;
1556 }
1557
1558 if (!best_frame) /* implies !frame */
1559 /*
1560 * Only complain about missing suitable frames if we
1561 * haven't already found one in a previous iteration.
1562 */
1563 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1564 &timer->cntctlbase);
Fu Weic2743a32017-04-01 01:51:04 +08001565 }
1566
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001567 if (best_frame)
1568 ret = arch_timer_mem_frame_register(best_frame);
Fu Weic2743a32017-04-01 01:51:04 +08001569out:
1570 kfree(timers);
1571 return ret;
1572}
1573
1574/* Initialize per-processor generic timer and memory-mapped timer(if present) */
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001575static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1576{
Fu Weic2743a32017-04-01 01:51:04 +08001577 int ret, platform_timer_count;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001578
Fu Wei8a5c21d2017-01-18 21:25:26 +08001579 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001580 pr_warn("already initialized, skipping\n");
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001581 return -EINVAL;
1582 }
1583
Fu Wei8a5c21d2017-01-18 21:25:26 +08001584 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001585
Fu Weic2743a32017-04-01 01:51:04 +08001586 ret = acpi_gtdt_init(table, &platform_timer_count);
Fu Weif79d2092017-04-01 01:51:02 +08001587 if (ret) {
1588 pr_err("Failed to init GTDT table.\n");
1589 return ret;
1590 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001591
Fu Weiee34f1e2017-01-18 21:25:27 +08001592 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001593 acpi_gtdt_map_ppi(ARCH_TIMER_PHYS_NONSECURE_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001594
Fu Weiee34f1e2017-01-18 21:25:27 +08001595 arch_timer_ppi[ARCH_TIMER_VIRT_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001596 acpi_gtdt_map_ppi(ARCH_TIMER_VIRT_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001597
Fu Weiee34f1e2017-01-18 21:25:27 +08001598 arch_timer_ppi[ARCH_TIMER_HYP_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001599 acpi_gtdt_map_ppi(ARCH_TIMER_HYP_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001600
Andre Przywaraee793042018-07-06 09:11:50 +01001601 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001602
Fu Wei5d3dfa92017-03-22 00:31:13 +08001603 /*
1604 * When probing via ACPI, we have no mechanism to override the sysreg
1605 * CNTFRQ value. This *must* be correct.
1606 */
1607 arch_timer_rate = arch_timer_get_cntfrq();
1608 if (!arch_timer_rate) {
1609 pr_err(FW_BUG "frequency not available.\n");
1610 return -EINVAL;
1611 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001612
Fu Wei4502b6b2017-01-18 21:25:30 +08001613 arch_timer_uses_ppi = arch_timer_select_ppi();
1614 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1615 pr_err("No interrupt available, giving up\n");
1616 return -EINVAL;
1617 }
1618
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001619 /* Always-on capability */
Fu Weif79d2092017-04-01 01:51:02 +08001620 arch_timer_c3stop = acpi_gtdt_c3stop(arch_timer_uses_ppi);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001621
Marc Zyngier5a38bca2017-02-21 14:37:30 +00001622 /* Check for globally applicable workarounds */
1623 arch_timer_check_ool_workaround(ate_match_acpi_oem_info, table);
1624
Fu Weica0e1b52017-03-22 00:31:15 +08001625 ret = arch_timer_register();
1626 if (ret)
1627 return ret;
1628
Fu Weic2743a32017-04-01 01:51:04 +08001629 if (platform_timer_count &&
1630 arch_timer_mem_acpi_init(platform_timer_count))
1631 pr_err("Failed to initialize memory-mapped timer.\n");
1632
Fu Weica0e1b52017-03-22 00:31:15 +08001633 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001634}
Daniel Lezcano77d62f52017-05-26 17:42:25 +02001635TIMER_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001636#endif