blob: e1fc4f7c3eb5af732251c12805425314887c17e9 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010014#include <linux/module.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000016#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030017#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080018
Marc Zyngier2db14992011-09-06 09:56:17 +010019#include <asm/exception.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000020#include <asm/mach/irq.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010021#include <linux/irqdomain.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
R Sricharanc4082d42012-06-05 16:31:06 +053024#include <linux/of_irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Tony Lindgrendbc04162012-08-31 10:59:07 -070026#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080027#include "iomap.h"
Paul Walmsleye2ed89f2012-04-13 06:34:26 -060028#include "common.h"
Paul Walmsley2e7509e2008-10-09 17:51:28 +030029
30/* selected INTC register offsets */
31
32#define INTC_REVISION 0x0000
33#define INTC_SYSCONFIG 0x0010
34#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080035#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030036#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053037#define INTC_PROTECTION 0x004C
38#define INTC_IDLE 0x0050
39#define INTC_THRESHOLD 0x0068
40#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030041#define INTC_MIR_CLEAR0 0x0088
42#define INTC_MIR_SET0 0x008c
43#define INTC_PENDING_IRQ0 0x0098
Felipe Balbi11983652014-09-08 17:54:37 -070044#define INTC_PENDING_IRQ1 0x00b8
45#define INTC_PENDING_IRQ2 0x00d8
46#define INTC_PENDING_IRQ3 0x00f8
Felipe Balbi33c7c7b2014-09-08 17:54:32 -070047#define INTC_ILR0 0x0100
Tony Lindgren1dbae812005-11-10 14:26:51 +000048
Marc Zyngier2db14992011-09-06 09:56:17 +010049#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
50#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
Marc Zyngier2db14992011-09-06 09:56:17 +010051#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
Felipe Balbia88ab432014-09-08 17:54:35 -070052#define INTCPS_NR_ILR_REGS 128
Tony Lindgren3003ce32012-09-04 17:43:29 -070053#define INTCPS_NR_MIR_REGS 3
Marc Zyngier2db14992011-09-06 09:56:17 +010054
Tony Lindgren1dbae812005-11-10 14:26:51 +000055/*
56 * OMAP2 has a number of different interrupt controllers, each interrupt
57 * controller is identified as its own "bank". Register definitions are
58 * fairly consistent for each bank, but not all registers are implemented
59 * for each bank.. when in doubt, consult the TRM.
60 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000061
Benoit Cousson52fa2122011-11-30 19:21:07 +010062static struct irq_domain *domain;
Felipe Balbi176da6c2014-09-08 17:54:31 -070063static void __iomem *omap_irq_base;
Felipe Balbi421b0902014-09-08 17:54:34 -070064static int omap_nr_irqs = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +010065
Rajendra Nayak0addd612008-09-26 17:48:20 +053066/* Structure to save interrupt controller context */
67struct omap3_intc_regs {
68 u32 sysconfig;
69 u32 protection;
70 u32 idle;
71 u32 threshold;
Felipe Balbia88ab432014-09-08 17:54:35 -070072 u32 ilr[INTCPS_NR_ILR_REGS];
Rajendra Nayak0addd612008-09-26 17:48:20 +053073 u32 mir[INTCPS_NR_MIR_REGS];
74};
75
Paul Walmsley2e7509e2008-10-09 17:51:28 +030076/* INTC bank register get/set */
Felipe Balbi71be00c2014-09-08 17:54:32 -070077static void intc_writel(u32 reg, u32 val)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030078{
Felipe Balbi71be00c2014-09-08 17:54:32 -070079 writel_relaxed(val, omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030080}
81
Felipe Balbi71be00c2014-09-08 17:54:32 -070082static u32 intc_readl(u32 reg)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030083{
Felipe Balbi71be00c2014-09-08 17:54:32 -070084 return readl_relaxed(omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030085}
86
Tony Lindgren1dbae812005-11-10 14:26:51 +000087/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +010088static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +000089{
Felipe Balbi71be00c2014-09-08 17:54:32 -070090 intc_writel(INTC_CONTROL, 0x1);
Tony Lindgren1dbae812005-11-10 14:26:51 +000091}
92
Lennert Buytenhekdf303472010-11-29 10:39:59 +010093static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +000094{
Tony Lindgren667a11f2011-05-16 02:07:38 -070095 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +010096 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +000097}
98
Felipe Balbia88ab432014-09-08 17:54:35 -070099static void __init omap_irq_soft_reset(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100{
101 unsigned long tmp;
102
Felipe Balbi71be00c2014-09-08 17:54:32 -0700103 tmp = intc_readl(INTC_REVISION) & 0xff;
Felipe Balbia88ab432014-09-08 17:54:35 -0700104
Paul Walmsley7852ec02012-07-26 00:54:26 -0600105 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
Felipe Balbia88ab432014-09-08 17:54:35 -0700106 omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000107
Felipe Balbi71be00c2014-09-08 17:54:32 -0700108 tmp = intc_readl(INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000109 tmp |= 1 << 1; /* soft reset */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700110 intc_writel(INTC_SYSCONFIG, tmp);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000111
Felipe Balbi71be00c2014-09-08 17:54:32 -0700112 while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000113 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800114
115 /* Enable autoidle */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700116 intc_writel(INTC_SYSCONFIG, 1 << 0);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000117}
118
Jouni Hogander94434532009-02-03 15:49:04 -0800119int omap_irq_pending(void)
120{
Felipe Balbia88ab432014-09-08 17:54:35 -0700121 int irq;
Jouni Hogander94434532009-02-03 15:49:04 -0800122
Felipe Balbia88ab432014-09-08 17:54:35 -0700123 for (irq = 0; irq < omap_nr_irqs; irq += 32)
124 if (intc_readl(INTC_PENDING_IRQ0 +
125 ((irq >> 5) << 5)))
126 return 1;
Jouni Hogander94434532009-02-03 15:49:04 -0800127 return 0;
128}
129
Tony Lindgren667a11f2011-05-16 02:07:38 -0700130static __init void
131omap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
132{
133 struct irq_chip_generic *gc;
134 struct irq_chip_type *ct;
135
136 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
137 handle_level_irq);
138 ct = gc->chip_types;
139 ct->chip.irq_ack = omap_mask_ack_irq;
140 ct->chip.irq_mask = irq_gc_mask_disable_reg;
141 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
NeilBrowne3c83c22012-04-25 13:05:24 +1000142 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700143
Tony Lindgren667a11f2011-05-16 02:07:38 -0700144 ct->regs.enable = INTC_MIR_CLEAR0;
145 ct->regs.disable = INTC_MIR_SET0;
146 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
147 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
148}
149
Benoit Cousson52fa2122011-11-30 19:21:07 +0100150static void __init omap_init_irq(u32 base, int nr_irqs,
151 struct device_node *node)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000152{
Felipe Balbia88ab432014-09-08 17:54:35 -0700153 int j, irq_base;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000154
Tony Lindgren741e3a82011-05-17 03:51:26 -0700155 omap_irq_base = ioremap(base, SZ_4K);
156 if (WARN_ON(!omap_irq_base))
157 return;
158
Felipe Balbi421b0902014-09-08 17:54:34 -0700159 omap_nr_irqs = nr_irqs;
160
Benoit Cousson52fa2122011-11-30 19:21:07 +0100161 irq_base = irq_alloc_descs(-1, 0, nr_irqs, 0);
162 if (irq_base < 0) {
163 pr_warn("Couldn't allocate IRQ numbers\n");
164 irq_base = 0;
165 }
166
167 domain = irq_domain_add_legacy(node, nr_irqs, irq_base, 0,
Felipe Balbia88ab432014-09-08 17:54:35 -0700168 &irq_domain_simple_ops, NULL);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100169
Felipe Balbia88ab432014-09-08 17:54:35 -0700170 omap_irq_soft_reset();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000171
Felipe Balbia88ab432014-09-08 17:54:35 -0700172 for (j = 0; j < omap_nr_irqs; j += 32)
173 omap_alloc_gc(omap_irq_base + j, j + irq_base, 32);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000174}
175
Tony Lindgren741e3a82011-05-17 03:51:26 -0700176void __init omap2_init_irq(void)
177{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100178 omap_init_irq(OMAP24XX_IC_BASE, 96, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700179}
180
181void __init omap3_init_irq(void)
182{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100183 omap_init_irq(OMAP34XX_IC_BASE, 96, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700184}
185
Hemant Pedanekara9203602011-12-13 10:46:44 -0800186void __init ti81xx_init_irq(void)
Tony Lindgren741e3a82011-05-17 03:51:26 -0700187{
Benoit Cousson52fa2122011-11-30 19:21:07 +0100188 omap_init_irq(OMAP34XX_IC_BASE, 128, NULL);
Tony Lindgren741e3a82011-05-17 03:51:26 -0700189}
190
Marc Zyngier2db14992011-09-06 09:56:17 +0100191static inline void omap_intc_handle_irq(void __iomem *base_addr, struct pt_regs *regs)
192{
193 u32 irqnr;
Stefan Sørensen698b4852014-03-06 16:27:15 +0100194 int handled_irq = 0;
Marc Zyngier2db14992011-09-06 09:56:17 +0100195
196 do {
Felipe Balbi11983652014-09-08 17:54:37 -0700197 irqnr = intc_readl(INTC_PENDING_IRQ0);
Marc Zyngier2db14992011-09-06 09:56:17 +0100198 if (irqnr)
199 goto out;
200
Felipe Balbi11983652014-09-08 17:54:37 -0700201 irqnr = intc_readl(INTC_PENDING_IRQ1);
Marc Zyngier2db14992011-09-06 09:56:17 +0100202 if (irqnr)
203 goto out;
204
Felipe Balbi11983652014-09-08 17:54:37 -0700205 irqnr = intc_readl(INTC_PENDING_IRQ2);
Markus Pargmann0bebda62013-10-17 09:18:38 +0200206#if IS_ENABLED(CONFIG_SOC_TI81XX) || IS_ENABLED(CONFIG_SOC_AM33XX)
Marc Zyngier2db14992011-09-06 09:56:17 +0100207 if (irqnr)
208 goto out;
Felipe Balbi11983652014-09-08 17:54:37 -0700209 irqnr = intc_readl(INTC_PENDING_IRQ3);
Marc Zyngier2db14992011-09-06 09:56:17 +0100210#endif
211
212out:
213 if (!irqnr)
214 break;
215
Felipe Balbi11983652014-09-08 17:54:37 -0700216 irqnr = intc_readl(INTC_SIR);
Marc Zyngier2db14992011-09-06 09:56:17 +0100217 irqnr &= ACTIVEIRQ_MASK;
218
Benoit Cousson52fa2122011-11-30 19:21:07 +0100219 if (irqnr) {
220 irqnr = irq_find_mapping(domain, irqnr);
Marc Zyngier2db14992011-09-06 09:56:17 +0100221 handle_IRQ(irqnr, regs);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100222 handled_irq = 1;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100223 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100224 } while (irqnr);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100225
226 /* If an irq is masked or deasserted while active, we will
227 * keep ending up here with no irq handled. So remove it from
228 * the INTC with an ack.*/
229 if (!handled_irq)
230 omap_ack_irq(NULL);
Marc Zyngier2db14992011-09-06 09:56:17 +0100231}
232
233asmlinkage void __exception_irq_entry omap2_intc_handle_irq(struct pt_regs *regs)
234{
235 void __iomem *base_addr = OMAP2_IRQ_BASE;
236 omap_intc_handle_irq(base_addr, regs);
237}
238
R Sricharanc4082d42012-06-05 16:31:06 +0530239int __init intc_of_init(struct device_node *node,
Benoit Cousson52fa2122011-11-30 19:21:07 +0100240 struct device_node *parent)
241{
242 struct resource res;
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530243 u32 nr_irq = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100244
245 if (WARN_ON(!node))
246 return -ENODEV;
247
248 if (of_address_to_resource(node, 0, &res)) {
249 WARN(1, "unable to get intc registers\n");
250 return -EINVAL;
251 }
252
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530253 if (of_property_read_u32(node, "ti,intc-size", &nr_irq))
254 pr_warn("unable to get intc-size, default to %d\n", nr_irq);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100255
Venkatraman Sb56f2cb2012-06-25 15:56:39 +0530256 omap_init_irq(res.start, nr_irq, of_node_get(node));
Benoit Cousson52fa2122011-11-30 19:21:07 +0100257
258 return 0;
259}
260
Uwe Kleine-König31957602014-09-10 10:26:17 +0200261static const struct of_device_id irq_match[] __initconst = {
R Sricharanc4082d42012-06-05 16:31:06 +0530262 { .compatible = "ti,omap2-intc", .data = intc_of_init, },
263 { }
264};
265
266void __init omap_intc_of_init(void)
267{
268 of_irq_init(irq_match);
269}
270
Afzal Mohammed08f30982012-05-11 00:38:49 +0530271#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
Felipe Balbia88ab432014-09-08 17:54:35 -0700272static struct omap3_intc_regs intc_context;
Felipe Balbiee23b932011-01-27 16:39:43 -0800273
Rajendra Nayak0addd612008-09-26 17:48:20 +0530274void omap_intc_save_context(void)
275{
Felipe Balbia88ab432014-09-08 17:54:35 -0700276 int i;
277
278 intc_context.sysconfig =
279 intc_readl(INTC_SYSCONFIG);
280 intc_context.protection =
281 intc_readl(INTC_PROTECTION);
282 intc_context.idle =
283 intc_readl(INTC_IDLE);
284 intc_context.threshold =
285 intc_readl(INTC_THRESHOLD);
286
287 for (i = 0; i < omap_nr_irqs; i++)
288 intc_context.ilr[i] =
289 intc_readl((INTC_ILR0 + 0x4 * i));
290 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
291 intc_context.mir[i] =
292 intc_readl(INTC_MIR0 + (0x20 * i));
Rajendra Nayak0addd612008-09-26 17:48:20 +0530293}
294
295void omap_intc_restore_context(void)
296{
Felipe Balbia88ab432014-09-08 17:54:35 -0700297 int i;
Rajendra Nayak0addd612008-09-26 17:48:20 +0530298
Felipe Balbia88ab432014-09-08 17:54:35 -0700299 intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
300 intc_writel(INTC_PROTECTION, intc_context.protection);
301 intc_writel(INTC_IDLE, intc_context.idle);
302 intc_writel(INTC_THRESHOLD, intc_context.threshold);
303
304 for (i = 0; i < omap_nr_irqs; i++)
305 intc_writel(INTC_ILR0 + 0x4 * i,
306 intc_context.ilr[i]);
307
308 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
309 intc_writel(INTC_MIR0 + 0x20 * i,
310 intc_context.mir[i]);
Rajendra Nayak0addd612008-09-26 17:48:20 +0530311 /* MIRs are saved and restore with other PRCM registers */
312}
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300313
314void omap3_intc_suspend(void)
315{
316 /* A pending interrupt would prevent OMAP from entering suspend */
Paul Walmsleya7022d62012-04-13 06:34:28 -0600317 omap_ack_irq(NULL);
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300318}
Tero Kristof18cc2f2009-10-23 19:03:50 +0300319
320void omap3_intc_prepare_idle(void)
321{
Jean Pihet447b8da2010-11-17 17:52:11 +0000322 /*
323 * Disable autoidle as it can stall interrupt controller,
324 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
325 */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700326 intc_writel(INTC_SYSCONFIG, 0);
Tero Kristof18cc2f2009-10-23 19:03:50 +0300327}
328
329void omap3_intc_resume_idle(void)
330{
331 /* Re-enable autoidle */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700332 intc_writel(INTC_SYSCONFIG, 1);
Tero Kristof18cc2f2009-10-23 19:03:50 +0300333}
Marc Zyngier2db14992011-09-06 09:56:17 +0100334
335asmlinkage void __exception_irq_entry omap3_intc_handle_irq(struct pt_regs *regs)
336{
337 void __iomem *base_addr = OMAP3_IRQ_BASE;
338 omap_intc_handle_irq(base_addr, regs);
339}
Rajendra Nayak0addd612008-09-26 17:48:20 +0530340#endif /* CONFIG_ARCH_OMAP3 */