blob: 52ff3e120bb994cbd950693bd18590399b2dab1b [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
69 return drm_fb_cma_create(dev, file_priv, mode_cmd);
70}
71
72static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
73{
74 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010075 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060076}
77
Jyri Sarhaedc43302015-12-30 17:40:24 +020078int tilcdc_atomic_check(struct drm_device *dev,
79 struct drm_atomic_state *state)
80{
81 int ret;
82
83 ret = drm_atomic_helper_check_modeset(dev, state);
84 if (ret)
85 return ret;
86
87 ret = drm_atomic_helper_check_planes(dev, state);
88 if (ret)
89 return ret;
90
91 /*
92 * tilcdc ->atomic_check can update ->mode_changed if pixel format
93 * changes, hence will we check modeset changes again.
94 */
95 ret = drm_atomic_helper_check_modeset(dev, state);
96 if (ret)
97 return ret;
98
99 return ret;
100}
101
102static int tilcdc_commit(struct drm_device *dev,
103 struct drm_atomic_state *state,
104 bool async)
105{
106 int ret;
107
108 ret = drm_atomic_helper_prepare_planes(dev, state);
109 if (ret)
110 return ret;
111
112 drm_atomic_helper_swap_state(state, true);
113
114 /*
115 * Everything below can be run asynchronously without the need to grab
116 * any modeset locks at all under one condition: It must be guaranteed
117 * that the asynchronous work has either been cancelled (if the driver
118 * supports it, which at least requires that the framebuffers get
119 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
120 * before the new state gets committed on the software side with
121 * drm_atomic_helper_swap_state().
122 *
123 * This scheme allows new atomic state updates to be prepared and
124 * checked in parallel to the asynchronous completion of the previous
125 * update. Which is important since compositors need to figure out the
126 * composition of the next frame right after having submitted the
127 * current layout.
128 */
129
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300130 /* Keep HW on while we commit the state. */
131 pm_runtime_get_sync(dev->dev);
132
Jyri Sarhaedc43302015-12-30 17:40:24 +0200133 drm_atomic_helper_commit_modeset_disables(dev, state);
134
Liu Ying2b58e982016-08-29 17:12:03 +0800135 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200136
137 drm_atomic_helper_commit_modeset_enables(dev, state);
138
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300139 /* Now HW should remain on if need becase the crtc is enabled */
140 pm_runtime_put_sync(dev->dev);
141
Jyri Sarhaedc43302015-12-30 17:40:24 +0200142 drm_atomic_helper_wait_for_vblanks(dev, state);
143
144 drm_atomic_helper_cleanup_planes(dev, state);
145
146 drm_atomic_state_free(state);
147
148 return 0;
149}
150
Rob Clark16ea9752013-01-08 15:04:28 -0600151static const struct drm_mode_config_funcs mode_config_funcs = {
152 .fb_create = tilcdc_fb_create,
153 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200154 .atomic_check = tilcdc_atomic_check,
155 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600156};
157
158static int modeset_init(struct drm_device *dev)
159{
160 struct tilcdc_drm_private *priv = dev->dev_private;
161 struct tilcdc_module *mod;
162
163 drm_mode_config_init(dev);
164
165 priv->crtc = tilcdc_crtc_create(dev);
166
167 list_for_each_entry(mod, &module_list, list) {
168 DBG("loading module: %s", mod->name);
169 mod->funcs->modeset_init(mod, dev);
170 }
171
Rob Clark16ea9752013-01-08 15:04:28 -0600172 dev->mode_config.min_width = 0;
173 dev->mode_config.min_height = 0;
174 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
175 dev->mode_config.max_height = 2048;
176 dev->mode_config.funcs = &mode_config_funcs;
177
178 return 0;
179}
180
181#ifdef CONFIG_CPU_FREQ
182static int cpufreq_transition(struct notifier_block *nb,
183 unsigned long val, void *data)
184{
185 struct tilcdc_drm_private *priv = container_of(nb,
186 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300187
Jyri Sarha642e5162016-09-06 16:19:54 +0300188 if (val == CPUFREQ_POSTCHANGE)
189 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600190
191 return 0;
192}
193#endif
194
195/*
196 * DRM operations:
197 */
198
199static int tilcdc_unload(struct drm_device *dev)
200{
201 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600202
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300203 tilcdc_crtc_disable(priv->crtc);
Tomi Valkeinen1aea1e72015-10-19 14:15:26 +0300204
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200205 tilcdc_remove_external_encoders(dev);
206
Guido Martínez3a490122014-06-17 11:17:07 -0300207 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600208 drm_kms_helper_poll_fini(dev);
209 drm_mode_config_cleanup(dev);
210 drm_vblank_cleanup(dev);
211
Rob Clark16ea9752013-01-08 15:04:28 -0600212 drm_irq_uninstall(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600213
214#ifdef CONFIG_CPU_FREQ
215 cpufreq_unregister_notifier(&priv->freq_transition,
216 CPUFREQ_TRANSITION_NOTIFIER);
217#endif
218
219 if (priv->clk)
220 clk_put(priv->clk);
221
222 if (priv->mmio)
223 iounmap(priv->mmio);
224
225 flush_workqueue(priv->wq);
226 destroy_workqueue(priv->wq);
227
228 dev->dev_private = NULL;
229
230 pm_runtime_disable(dev->dev);
231
Rob Clark16ea9752013-01-08 15:04:28 -0600232 return 0;
233}
234
235static int tilcdc_load(struct drm_device *dev, unsigned long flags)
236{
237 struct platform_device *pdev = dev->platformdev;
238 struct device_node *node = pdev->dev.of_node;
239 struct tilcdc_drm_private *priv;
240 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500241 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600242 int ret;
243
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200244 priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300245 if (!priv) {
Rob Clark16ea9752013-01-08 15:04:28 -0600246 dev_err(dev->dev, "failed to allocate private data\n");
247 return -ENOMEM;
248 }
249
250 dev->dev_private = priv;
251
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200252 priv->is_componentized =
253 tilcdc_get_external_components(dev->dev, NULL) > 0;
254
Rob Clark16ea9752013-01-08 15:04:28 -0600255 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300256 if (!priv->wq) {
257 ret = -ENOMEM;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200258 goto fail_unset_priv;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300259 }
Rob Clark16ea9752013-01-08 15:04:28 -0600260
261 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
262 if (!res) {
263 dev_err(dev->dev, "failed to get memory resource\n");
264 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300265 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600266 }
267
268 priv->mmio = ioremap_nocache(res->start, resource_size(res));
269 if (!priv->mmio) {
270 dev_err(dev->dev, "failed to ioremap\n");
271 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300272 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600273 }
274
275 priv->clk = clk_get(dev->dev, "fck");
276 if (IS_ERR(priv->clk)) {
277 dev_err(dev->dev, "failed to get functional clock\n");
278 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300279 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600280 }
281
Rob Clark16ea9752013-01-08 15:04:28 -0600282#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600283 priv->freq_transition.notifier_call = cpufreq_transition;
284 ret = cpufreq_register_notifier(&priv->freq_transition,
285 CPUFREQ_TRANSITION_NOTIFIER);
286 if (ret) {
287 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600288 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600289 }
290#endif
291
292 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500293 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
294
295 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
296
297 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
298 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
299
300 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
301
302 if (of_property_read_u32(node, "ti,max-pixelclock",
303 &priv->max_pixelclock))
304 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
305
306 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600307
308 pm_runtime_enable(dev->dev);
309
310 /* Determine LCD IP Version */
311 pm_runtime_get_sync(dev->dev);
312 switch (tilcdc_read(dev, LCDC_PID_REG)) {
313 case 0x4c100102:
314 priv->rev = 1;
315 break;
316 case 0x4f200800:
317 case 0x4f201000:
318 priv->rev = 2;
319 break;
320 default:
321 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
322 "defaulting to LCD revision 1\n",
323 tilcdc_read(dev, LCDC_PID_REG));
324 priv->rev = 1;
325 break;
326 }
327
328 pm_runtime_put_sync(dev->dev);
329
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300330 if (priv->rev == 1) {
331 DBG("Revision 1 LCDC supports only RGB565 format");
332 priv->pixelformats = tilcdc_rev1_formats;
333 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300334 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300335 } else {
336 const char *str = "\0";
337
338 of_property_read_string(node, "blue-and-red-wiring", &str);
339 if (0 == strcmp(str, "crossed")) {
340 DBG("Configured for crossed blue and red wires");
341 priv->pixelformats = tilcdc_crossed_formats;
342 priv->num_pixelformats =
343 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300344 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300345 } else if (0 == strcmp(str, "straight")) {
346 DBG("Configured for straight blue and red wires");
347 priv->pixelformats = tilcdc_straight_formats;
348 priv->num_pixelformats =
349 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300350 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300351 } else {
352 DBG("Blue and red wiring '%s' unknown, use legacy mode",
353 str);
354 priv->pixelformats = tilcdc_legacy_formats;
355 priv->num_pixelformats =
356 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300357 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300358 }
359 }
360
Rob Clark16ea9752013-01-08 15:04:28 -0600361 ret = modeset_init(dev);
362 if (ret < 0) {
363 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300364 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600365 }
366
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200367 platform_set_drvdata(pdev, dev);
368
369 if (priv->is_componentized) {
370 ret = component_bind_all(dev->dev, dev);
371 if (ret < 0)
372 goto fail_mode_config_cleanup;
373
Jyri Sarhac5665382016-08-13 21:08:20 +0300374 ret = tilcdc_add_external_encoders(dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200375 if (ret < 0)
376 goto fail_component_cleanup;
377 }
378
379 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
380 dev_err(dev->dev, "no encoders/connectors found\n");
381 ret = -ENXIO;
382 goto fail_external_cleanup;
383 }
384
Rob Clark16ea9752013-01-08 15:04:28 -0600385 ret = drm_vblank_init(dev, 1);
386 if (ret < 0) {
387 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200388 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600389 }
390
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100391 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600392 if (ret < 0) {
393 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300394 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600395 }
396
Jyri Sarha522a76f2015-12-29 17:27:32 +0200397 drm_mode_config_reset(dev);
398
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500399 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600400 dev->mode_config.num_crtc,
401 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300402 if (IS_ERR(priv->fbdev)) {
403 ret = PTR_ERR(priv->fbdev);
404 goto fail_irq_uninstall;
405 }
Rob Clark16ea9752013-01-08 15:04:28 -0600406
407 drm_kms_helper_poll_init(dev);
408
409 return 0;
410
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300411fail_irq_uninstall:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300412 drm_irq_uninstall(dev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300413
414fail_vblank_cleanup:
415 drm_vblank_cleanup(dev);
416
417fail_mode_config_cleanup:
418 drm_mode_config_cleanup(dev);
419
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200420fail_component_cleanup:
421 if (priv->is_componentized)
422 component_unbind_all(dev->dev, dev);
423
424fail_external_cleanup:
425 tilcdc_remove_external_encoders(dev);
426
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300427fail_cpufreq_unregister:
428 pm_runtime_disable(dev->dev);
429#ifdef CONFIG_CPU_FREQ
430 cpufreq_unregister_notifier(&priv->freq_transition,
431 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300432
433fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200434#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300435 clk_put(priv->clk);
436
437fail_iounmap:
438 iounmap(priv->mmio);
439
440fail_free_wq:
441 flush_workqueue(priv->wq);
442 destroy_workqueue(priv->wq);
443
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200444fail_unset_priv:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300445 dev->dev_private = NULL;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200446
Rob Clark16ea9752013-01-08 15:04:28 -0600447 return ret;
448}
449
Rob Clark16ea9752013-01-08 15:04:28 -0600450static void tilcdc_lastclose(struct drm_device *dev)
451{
452 struct tilcdc_drm_private *priv = dev->dev_private;
453 drm_fbdev_cma_restore_mode(priv->fbdev);
454}
455
Daniel Vettere9f0d762013-12-11 11:34:42 +0100456static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600457{
458 struct drm_device *dev = arg;
459 struct tilcdc_drm_private *priv = dev->dev_private;
460 return tilcdc_crtc_irq(priv->crtc);
461}
462
Thierry Reding88e72712015-09-24 18:35:31 +0200463static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600464{
Rob Clark16ea9752013-01-08 15:04:28 -0600465 return 0;
466}
467
Thierry Reding88e72712015-09-24 18:35:31 +0200468static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600469{
Tomi Valkeinen2b2080d2015-10-20 09:37:27 +0300470 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600471}
472
Jyri Sarha514d1a12016-06-16 11:28:23 +0300473#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600474static const struct {
475 const char *name;
476 uint8_t rev;
477 uint8_t save;
478 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530479} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600480#define REG(rev, save, reg) { #reg, rev, save, reg }
481 /* exists in revision 1: */
482 REG(1, false, LCDC_PID_REG),
483 REG(1, true, LCDC_CTRL_REG),
484 REG(1, false, LCDC_STAT_REG),
485 REG(1, true, LCDC_RASTER_CTRL_REG),
486 REG(1, true, LCDC_RASTER_TIMING_0_REG),
487 REG(1, true, LCDC_RASTER_TIMING_1_REG),
488 REG(1, true, LCDC_RASTER_TIMING_2_REG),
489 REG(1, true, LCDC_DMA_CTRL_REG),
490 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
491 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
492 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
493 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
494 /* new in revision 2: */
495 REG(2, false, LCDC_RAW_STAT_REG),
496 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200497 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600498 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
499 REG(2, false, LCDC_END_OF_INT_IND_REG),
500 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600501#undef REG
502};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300503
Rob Clark16ea9752013-01-08 15:04:28 -0600504#endif
505
506#ifdef CONFIG_DEBUG_FS
507static int tilcdc_regs_show(struct seq_file *m, void *arg)
508{
509 struct drm_info_node *node = (struct drm_info_node *) m->private;
510 struct drm_device *dev = node->minor->dev;
511 struct tilcdc_drm_private *priv = dev->dev_private;
512 unsigned i;
513
514 pm_runtime_get_sync(dev->dev);
515
516 seq_printf(m, "revision: %d\n", priv->rev);
517
518 for (i = 0; i < ARRAY_SIZE(registers); i++)
519 if (priv->rev >= registers[i].rev)
520 seq_printf(m, "%s:\t %08x\n", registers[i].name,
521 tilcdc_read(dev, registers[i].reg));
522
523 pm_runtime_put_sync(dev->dev);
524
525 return 0;
526}
527
528static int tilcdc_mm_show(struct seq_file *m, void *arg)
529{
530 struct drm_info_node *node = (struct drm_info_node *) m->private;
531 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100532 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600533}
534
535static struct drm_info_list tilcdc_debugfs_list[] = {
536 { "regs", tilcdc_regs_show, 0 },
537 { "mm", tilcdc_mm_show, 0 },
538 { "fb", drm_fb_cma_debugfs_show, 0 },
539};
540
541static int tilcdc_debugfs_init(struct drm_minor *minor)
542{
543 struct drm_device *dev = minor->dev;
544 struct tilcdc_module *mod;
545 int ret;
546
547 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
548 ARRAY_SIZE(tilcdc_debugfs_list),
549 minor->debugfs_root, minor);
550
551 list_for_each_entry(mod, &module_list, list)
552 if (mod->funcs->debugfs_init)
553 mod->funcs->debugfs_init(mod, minor);
554
555 if (ret) {
556 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
557 return ret;
558 }
559
560 return ret;
561}
562
563static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
564{
565 struct tilcdc_module *mod;
566 drm_debugfs_remove_files(tilcdc_debugfs_list,
567 ARRAY_SIZE(tilcdc_debugfs_list), minor);
568
569 list_for_each_entry(mod, &module_list, list)
570 if (mod->funcs->debugfs_cleanup)
571 mod->funcs->debugfs_cleanup(mod, minor);
572}
573#endif
574
575static const struct file_operations fops = {
576 .owner = THIS_MODULE,
577 .open = drm_open,
578 .release = drm_release,
579 .unlocked_ioctl = drm_ioctl,
580#ifdef CONFIG_COMPAT
581 .compat_ioctl = drm_compat_ioctl,
582#endif
583 .poll = drm_poll,
584 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600585 .llseek = no_llseek,
586 .mmap = drm_gem_cma_mmap,
587};
588
589static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300590 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300591 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600592 .load = tilcdc_load,
593 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600594 .lastclose = tilcdc_lastclose,
595 .irq_handler = tilcdc_irq,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300596 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600597 .enable_vblank = tilcdc_enable_vblank,
598 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200599 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600600 .gem_vm_ops = &drm_gem_cma_vm_ops,
601 .dumb_create = drm_gem_cma_dumb_create,
602 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200603 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300604
605 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
606 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
607 .gem_prime_import = drm_gem_prime_import,
608 .gem_prime_export = drm_gem_prime_export,
609 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
610 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
611 .gem_prime_vmap = drm_gem_cma_prime_vmap,
612 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
613 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600614#ifdef CONFIG_DEBUG_FS
615 .debugfs_init = tilcdc_debugfs_init,
616 .debugfs_cleanup = tilcdc_debugfs_cleanup,
617#endif
618 .fops = &fops,
619 .name = "tilcdc",
620 .desc = "TI LCD Controller DRM",
621 .date = "20121205",
622 .major = 1,
623 .minor = 0,
624};
625
626/*
627 * Power management:
628 */
629
630#ifdef CONFIG_PM_SLEEP
631static int tilcdc_pm_suspend(struct device *dev)
632{
633 struct drm_device *ddev = dev_get_drvdata(dev);
634 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600635
Jyri Sarha514d1a12016-06-16 11:28:23 +0300636 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600637
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000638 /* Select sleep pin state */
639 pinctrl_pm_select_sleep_state(dev);
640
Rob Clark16ea9752013-01-08 15:04:28 -0600641 return 0;
642}
643
644static int tilcdc_pm_resume(struct device *dev)
645{
646 struct drm_device *ddev = dev_get_drvdata(dev);
647 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300648 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600649
Dave Gerlach416a07f2014-07-29 06:27:58 +0000650 /* Select default pin state */
651 pinctrl_pm_select_default_state(dev);
652
Jyri Sarha514d1a12016-06-16 11:28:23 +0300653 if (priv->saved_state)
654 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600655
Jyri Sarha514d1a12016-06-16 11:28:23 +0300656 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600657}
658#endif
659
660static const struct dev_pm_ops tilcdc_pm_ops = {
661 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
662};
663
664/*
665 * Platform driver:
666 */
667
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200668static int tilcdc_bind(struct device *dev)
669{
670 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
671}
672
673static void tilcdc_unbind(struct device *dev)
674{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300675 struct drm_device *ddev = dev_get_drvdata(dev);
676
677 /* Check if a subcomponent has already triggered the unloading. */
678 if (!ddev->dev_private)
679 return;
680
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200681 drm_put_dev(dev_get_drvdata(dev));
682}
683
684static const struct component_master_ops tilcdc_comp_ops = {
685 .bind = tilcdc_bind,
686 .unbind = tilcdc_unbind,
687};
688
Rob Clark16ea9752013-01-08 15:04:28 -0600689static int tilcdc_pdev_probe(struct platform_device *pdev)
690{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200691 struct component_match *match = NULL;
692 int ret;
693
Rob Clark16ea9752013-01-08 15:04:28 -0600694 /* bail out early if no DT data: */
695 if (!pdev->dev.of_node) {
696 dev_err(&pdev->dev, "device-tree data is missing\n");
697 return -ENXIO;
698 }
699
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200700 ret = tilcdc_get_external_components(&pdev->dev, &match);
701 if (ret < 0)
702 return ret;
703 else if (ret == 0)
704 return drm_platform_init(&tilcdc_driver, pdev);
705 else
706 return component_master_add_with_match(&pdev->dev,
707 &tilcdc_comp_ops,
708 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600709}
710
711static int tilcdc_pdev_remove(struct platform_device *pdev)
712{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300713 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200714
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300715 ret = tilcdc_get_external_components(&pdev->dev, NULL);
716 if (ret < 0)
717 return ret;
718 else if (ret == 0)
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200719 drm_put_dev(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300720 else
721 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600722
723 return 0;
724}
725
726static struct of_device_id tilcdc_of_match[] = {
727 { .compatible = "ti,am33xx-tilcdc", },
728 { },
729};
730MODULE_DEVICE_TABLE(of, tilcdc_of_match);
731
732static struct platform_driver tilcdc_platform_driver = {
733 .probe = tilcdc_pdev_probe,
734 .remove = tilcdc_pdev_remove,
735 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600736 .name = "tilcdc",
737 .pm = &tilcdc_pm_ops,
738 .of_match_table = tilcdc_of_match,
739 },
740};
741
742static int __init tilcdc_drm_init(void)
743{
744 DBG("init");
745 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600746 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600747 return platform_driver_register(&tilcdc_platform_driver);
748}
749
750static void __exit tilcdc_drm_fini(void)
751{
752 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600753 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300754 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300755 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600756}
757
Guido Martínez2023d842014-06-17 11:17:11 -0300758module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600759module_exit(tilcdc_drm_fini);
760
761MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
762MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
763MODULE_LICENSE("GPL");