blob: 4f2e5cd8605063827e275e5b9d6d8d8242e9f65c [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Roger Quadros10f22ee2015-08-06 17:39:35 +030015#include <linux/gpio/consumer.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040016#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053017#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053018#include <linux/jiffies.h>
19#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070020#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020021#include <linux/mtd/rawnand.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070022#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010023#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070024#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053026#include <linux/of.h>
27#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070028
Pekon Gupta32d42a82013-10-24 18:20:23 +053029#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053030#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020031
Roger Quadrosc509aef2015-08-05 14:01:50 +030032#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020033#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070034
Vimal Singh67ce04b2009-05-12 13:47:03 -070035#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053036#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070037
Vimal Singh67ce04b2009-05-12 13:47:03 -070038#define NAND_Ecc_P1e (1 << 0)
39#define NAND_Ecc_P2e (1 << 1)
40#define NAND_Ecc_P4e (1 << 2)
41#define NAND_Ecc_P8e (1 << 3)
42#define NAND_Ecc_P16e (1 << 4)
43#define NAND_Ecc_P32e (1 << 5)
44#define NAND_Ecc_P64e (1 << 6)
45#define NAND_Ecc_P128e (1 << 7)
46#define NAND_Ecc_P256e (1 << 8)
47#define NAND_Ecc_P512e (1 << 9)
48#define NAND_Ecc_P1024e (1 << 10)
49#define NAND_Ecc_P2048e (1 << 11)
50
51#define NAND_Ecc_P1o (1 << 16)
52#define NAND_Ecc_P2o (1 << 17)
53#define NAND_Ecc_P4o (1 << 18)
54#define NAND_Ecc_P8o (1 << 19)
55#define NAND_Ecc_P16o (1 << 20)
56#define NAND_Ecc_P32o (1 << 21)
57#define NAND_Ecc_P64o (1 << 22)
58#define NAND_Ecc_P128o (1 << 23)
59#define NAND_Ecc_P256o (1 << 24)
60#define NAND_Ecc_P512o (1 << 25)
61#define NAND_Ecc_P1024o (1 << 26)
62#define NAND_Ecc_P2048o (1 << 27)
63
64#define TF(value) (value ? 1 : 0)
65
66#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
67#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
68#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
69#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
70#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
71#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
72#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
73#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
74
75#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
76#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
77#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
78#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
79#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
80#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
81#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
82#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
83
84#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
85#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
86#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
87#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
88#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
89#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
90#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
91#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
92
93#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
94#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
95#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
96#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
97#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
98#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
99#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
100#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
101
102#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
103#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
104
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700105#define PREFETCH_CONFIG1_CS_SHIFT 24
106#define ECC_CONFIG_CS_SHIFT 1
107#define CS_MASK 0x7
108#define ENABLE_PREFETCH (0x1 << 7)
109#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530110#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700111#define ECCSIZE1_SHIFT 22
112#define ECC1RESULTSIZE 0x1
113#define ECCCLEAR 0x100
114#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530115#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
116#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
117#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
118#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
119#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700120
Philip Avinash62116e52013-01-04 13:26:51 +0530121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
Pekon Guptab491da72013-10-24 18:20:22 +0530137#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530138
pekon gupta9748fff2014-03-24 16:50:05 +0530139static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
140 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
141 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
142 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530143static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
144 0xac, 0x6b, 0xff, 0x99, 0x7b};
145static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530146
Vimal Singh67ce04b2009-05-12 13:47:03 -0700147struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700148 struct nand_chip nand;
149 struct platform_device *pdev;
150
151 int gpmc_cs;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300152 bool dev_ready;
153 enum nand_io xfer_type;
154 int devsize;
Pekon Gupta4e558072014-03-18 18:56:42 +0530155 enum omap_ecc ecc_opt;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300156 struct device_node *elm_of_node;
157
158 unsigned long phys_base;
vimal singhdfe32892009-07-13 16:29:16 +0530159 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100160 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700161 int gpmc_irq_fifo;
162 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530163 enum {
164 OMAP_NAND_IO_READ = 0, /* read */
165 OMAP_NAND_IO_WRITE, /* write */
166 } iomode;
167 u_char *buf;
168 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300169 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700170 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300171 struct gpmc_nand_ops *ops;
Roger Quadrosc9711ec2014-05-21 07:29:03 +0300172 bool flash_bbt;
Pekon Guptaa919e512013-10-24 18:20:21 +0530173 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530174 struct device *elm_dev;
Roger Quadros10f22ee2015-08-06 17:39:35 +0300175 /* NAND ready gpio */
176 struct gpio_desc *ready_gpiod;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700177};
178
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100179static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
180{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100181 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100182}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100183
Vimal Singh67ce04b2009-05-12 13:47:03 -0700184/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700185 * omap_prefetch_enable - configures and starts prefetch transfer
186 * @cs: cs (chip select) number
187 * @fifo_th: fifo threshold to be used for read/ write
188 * @dma_mode: dma mode enable (1) or disable (0)
189 * @u32_count: number of bytes to be transferred
190 * @is_write: prefetch read(0) or write post(1) mode
191 */
192static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
193 unsigned int u32_count, int is_write, struct omap_nand_info *info)
194{
195 u32 val;
196
197 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
198 return -1;
199
200 if (readl(info->reg.gpmc_prefetch_control))
201 return -EBUSY;
202
203 /* Set the amount of bytes to be prefetched */
204 writel(u32_count, info->reg.gpmc_prefetch_config2);
205
206 /* Set dma/mpu mode, the prefetch read / post write and
207 * enable the engine. Set which cs is has requested for.
208 */
209 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
210 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
Julia Lawall57a605b2016-04-14 08:54:30 +0200211 (dma_mode << DMA_MPU_MODE_SHIFT) | (is_write & 0x1));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700212 writel(val, info->reg.gpmc_prefetch_config1);
213
214 /* Start the prefetch engine */
215 writel(0x1, info->reg.gpmc_prefetch_control);
216
217 return 0;
218}
219
220/**
221 * omap_prefetch_reset - disables and stops the prefetch engine
222 */
223static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
224{
225 u32 config1;
226
227 /* check if the same module/cs is trying to reset */
228 config1 = readl(info->reg.gpmc_prefetch_config1);
229 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
230 return -EINVAL;
231
232 /* Stop the PFPW engine */
233 writel(0x0, info->reg.gpmc_prefetch_control);
234
235 /* Reset/disable the PFPW engine */
236 writel(0x0, info->reg.gpmc_prefetch_config1);
237
238 return 0;
239}
240
241/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700242 * omap_hwcontrol - hardware specific access to control-lines
243 * @mtd: MTD device structure
244 * @cmd: command to device
245 * @ctrl:
246 * NAND_NCE: bit 0 -> don't care
247 * NAND_CLE: bit 1 -> Command Latch
248 * NAND_ALE: bit 2 -> Address Latch
249 *
250 * NOTE: boards may use different bits for these!!
251 */
252static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
253{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100254 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700255
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000256 if (cmd != NAND_CMD_NONE) {
257 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700258 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700259
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000260 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700261 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000262
263 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700266}
267
268/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530269 * omap_read_buf8 - read data from NAND controller into buffer
270 * @mtd: MTD device structure
271 * @buf: buffer to store date
272 * @len: number of bytes to read
273 */
274static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
275{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100276 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530277
278 ioread8_rep(nand->IO_ADDR_R, buf, len);
279}
280
281/**
282 * omap_write_buf8 - write buffer to NAND controller
283 * @mtd: MTD device structure
284 * @buf: data buffer
285 * @len: number of bytes to write
286 */
287static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
288{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100289 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530290 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300291 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530292
293 while (len--) {
294 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000295 /* wait until buffer is available for write */
296 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300297 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000298 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530299 }
300}
301
302/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700303 * omap_read_buf16 - read data from NAND controller into buffer
304 * @mtd: MTD device structure
305 * @buf: buffer to store date
306 * @len: number of bytes to read
307 */
308static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
309{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100310 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700311
vimal singh59e9c5a2009-07-13 16:26:24 +0530312 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700313}
314
315/**
316 * omap_write_buf16 - write buffer to NAND controller
317 * @mtd: MTD device structure
318 * @buf: data buffer
319 * @len: number of bytes to write
320 */
321static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
322{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100323 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700324 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300325 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700326 /* FIXME try bursts of writesw() or DMA ... */
327 len >>= 1;
328
329 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530330 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000331 /* wait until buffer is available for write */
332 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300333 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000334 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700335 }
336}
vimal singh59e9c5a2009-07-13 16:26:24 +0530337
338/**
339 * omap_read_buf_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200340 * @chip: NAND chip object
vimal singh59e9c5a2009-07-13 16:26:24 +0530341 * @buf: buffer to store date
342 * @len: number of bytes to read
343 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200344static void omap_read_buf_pref(struct nand_chip *chip, u_char *buf, int len)
vimal singh59e9c5a2009-07-13 16:26:24 +0530345{
Boris Brezillon7e534322018-09-06 14:05:22 +0200346 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100347 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000348 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530349 int ret = 0;
350 u32 *p = (u32 *)buf;
351
352 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530353 if (len % 4) {
354 if (info->nand.options & NAND_BUSWIDTH_16)
355 omap_read_buf16(mtd, buf, len % 4);
356 else
357 omap_read_buf8(mtd, buf, len % 4);
358 p = (u32 *) (buf + len % 4);
359 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530360 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530361
362 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700363 ret = omap_prefetch_enable(info->gpmc_cs,
364 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530365 if (ret) {
366 /* PFPW engine is busy, use cpu copy method */
367 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530368 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530369 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530370 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530371 } else {
372 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700373 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530374 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000375 r_count = r_count >> 2;
376 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530377 p += r_count;
378 len -= r_count << 2;
379 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530380 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700381 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530382 }
383}
384
385/**
386 * omap_write_buf_pref - write buffer to NAND controller
387 * @mtd: MTD device structure
388 * @buf: data buffer
389 * @len: number of bytes to write
390 */
391static void omap_write_buf_pref(struct mtd_info *mtd,
392 const u_char *buf, int len)
393{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100394 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530395 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530396 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530397 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530398 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700399 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530400
401 /* take care of subpage writes */
402 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000403 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530404 p = (u16 *)(buf + 1);
405 len--;
406 }
407
408 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700409 ret = omap_prefetch_enable(info->gpmc_cs,
410 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530411 if (ret) {
412 /* PFPW engine is busy, use cpu copy method */
413 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530414 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530415 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530416 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530417 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000418 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700419 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530420 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000421 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530422 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000423 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530424 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000425 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530426 tim = 0;
427 limit = (loops_per_jiffy *
428 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700429 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530430 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700431 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530432 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700433 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530434
vimal singh59e9c5a2009-07-13 16:26:24 +0530435 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700436 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530437 }
438}
439
vimal singhdfe32892009-07-13 16:29:16 +0530440/*
Russell King2df41d02012-04-25 00:19:39 +0100441 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530442 * @data: pointer to completion data structure
443 */
Russell King763e7352012-04-25 00:16:00 +0100444static void omap_nand_dma_callback(void *data)
445{
446 complete((struct completion *) data);
447}
vimal singhdfe32892009-07-13 16:29:16 +0530448
449/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200450 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530451 * @mtd: MTD device structure
452 * @addr: virtual address in RAM of source/destination
453 * @len: number of data bytes to be transferred
454 * @is_write: flag for read/write operation
455 */
456static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
457 unsigned int len, int is_write)
458{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100459 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100460 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530461 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
462 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100463 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530464 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100465 unsigned n;
466 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700467 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530468
Cooper Jr., Franklin8c6f0fc2016-04-15 15:28:59 -0500469 if (!virt_addr_valid(addr))
470 goto out_copy;
vimal singhdfe32892009-07-13 16:29:16 +0530471
Russell King2df41d02012-04-25 00:19:39 +0100472 sg_init_one(&sg, addr, len);
473 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
474 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530475 dev_err(&info->pdev->dev,
476 "Couldn't DMA map a %d byte buffer\n", len);
477 goto out_copy;
478 }
479
Russell King2df41d02012-04-25 00:19:39 +0100480 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
481 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
482 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
483 if (!tx)
484 goto out_copy_unmap;
485
486 tx->callback = omap_nand_dma_callback;
487 tx->callback_param = &info->comp;
488 dmaengine_submit(tx);
489
Cooper Jr., Franklin03d3a1d2016-04-15 15:28:58 -0500490 init_completion(&info->comp);
491
492 /* setup and start DMA using dma_addr */
493 dma_async_issue_pending(info->dma);
494
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700495 /* configure and start prefetch transfer */
496 ret = omap_prefetch_enable(info->gpmc_cs,
497 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530498 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530499 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300500 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530501
vimal singhdfe32892009-07-13 16:29:16 +0530502 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530503 tim = 0;
504 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700505
506 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530507 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700508 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530509 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700510 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530511
vimal singhdfe32892009-07-13 16:29:16 +0530512 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700513 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530514
Russell King2df41d02012-04-25 00:19:39 +0100515 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530516 return 0;
517
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300518out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100519 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530520out_copy:
521 if (info->nand.options & NAND_BUSWIDTH_16)
522 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
523 : omap_write_buf16(mtd, (u_char *) addr, len);
524 else
525 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
526 : omap_write_buf8(mtd, (u_char *) addr, len);
527 return 0;
528}
vimal singhdfe32892009-07-13 16:29:16 +0530529
530/**
531 * omap_read_buf_dma_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200532 * @chip: NAND chip object
vimal singhdfe32892009-07-13 16:29:16 +0530533 * @buf: buffer to store date
534 * @len: number of bytes to read
535 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200536static void omap_read_buf_dma_pref(struct nand_chip *chip, u_char *buf,
537 int len)
vimal singhdfe32892009-07-13 16:29:16 +0530538{
Boris Brezillon7e534322018-09-06 14:05:22 +0200539 struct mtd_info *mtd = nand_to_mtd(chip);
540
vimal singhdfe32892009-07-13 16:29:16 +0530541 if (len <= mtd->oobsize)
Boris Brezillon7e534322018-09-06 14:05:22 +0200542 omap_read_buf_pref(chip, buf, len);
vimal singhdfe32892009-07-13 16:29:16 +0530543 else
544 /* start transfer in DMA mode */
545 omap_nand_dma_transfer(mtd, buf, len, 0x0);
546}
547
548/**
549 * omap_write_buf_dma_pref - write buffer to NAND controller
550 * @mtd: MTD device structure
551 * @buf: data buffer
552 * @len: number of bytes to write
553 */
554static void omap_write_buf_dma_pref(struct mtd_info *mtd,
555 const u_char *buf, int len)
556{
557 if (len <= mtd->oobsize)
558 omap_write_buf_pref(mtd, buf, len);
559 else
560 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530561 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530562}
563
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530564/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200565 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530566 * @this_irq: gpmc irq number
567 * @dev: omap_nand_info structure pointer is passed here
568 */
569static irqreturn_t omap_nand_irq(int this_irq, void *dev)
570{
571 struct omap_nand_info *info = (struct omap_nand_info *) dev;
572 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530573
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700574 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530575 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530576 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
577 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700578 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530579 goto done;
580
581 if (info->buf_len && (info->buf_len < bytes))
582 bytes = info->buf_len;
583 else if (!info->buf_len)
584 bytes = 0;
585 iowrite32_rep(info->nand.IO_ADDR_W,
586 (u32 *)info->buf, bytes >> 2);
587 info->buf = info->buf + bytes;
588 info->buf_len -= bytes;
589
590 } else {
591 ioread32_rep(info->nand.IO_ADDR_R,
592 (u32 *)info->buf, bytes >> 2);
593 info->buf = info->buf + bytes;
594
Afzal Mohammed5c468452012-08-30 12:53:24 -0700595 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530596 goto done;
597 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530598
599 return IRQ_HANDLED;
600
601done:
602 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530603
Afzal Mohammed5c468452012-08-30 12:53:24 -0700604 disable_irq_nosync(info->gpmc_irq_fifo);
605 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530606
607 return IRQ_HANDLED;
608}
609
610/*
611 * omap_read_buf_irq_pref - read data from NAND controller into buffer
Boris Brezillon7e534322018-09-06 14:05:22 +0200612 * @chip: NAND chip object
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530613 * @buf: buffer to store date
614 * @len: number of bytes to read
615 */
Boris Brezillon7e534322018-09-06 14:05:22 +0200616static void omap_read_buf_irq_pref(struct nand_chip *chip, u_char *buf,
617 int len)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530618{
Boris Brezillon7e534322018-09-06 14:05:22 +0200619 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100620 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530621 int ret = 0;
622
623 if (len <= mtd->oobsize) {
Boris Brezillon7e534322018-09-06 14:05:22 +0200624 omap_read_buf_pref(chip, buf, len);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530625 return;
626 }
627
628 info->iomode = OMAP_NAND_IO_READ;
629 info->buf = buf;
630 init_completion(&info->comp);
631
632 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700633 ret = omap_prefetch_enable(info->gpmc_cs,
634 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530635 if (ret)
636 /* PFPW engine is busy, use cpu copy method */
637 goto out_copy;
638
639 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700640
641 enable_irq(info->gpmc_irq_count);
642 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530643
644 /* waiting for read to complete */
645 wait_for_completion(&info->comp);
646
647 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700648 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530649 return;
650
651out_copy:
652 if (info->nand.options & NAND_BUSWIDTH_16)
653 omap_read_buf16(mtd, buf, len);
654 else
655 omap_read_buf8(mtd, buf, len);
656}
657
658/*
659 * omap_write_buf_irq_pref - write buffer to NAND controller
660 * @mtd: MTD device structure
661 * @buf: data buffer
662 * @len: number of bytes to write
663 */
664static void omap_write_buf_irq_pref(struct mtd_info *mtd,
665 const u_char *buf, int len)
666{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100667 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530668 int ret = 0;
669 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700670 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530671
672 if (len <= mtd->oobsize) {
673 omap_write_buf_pref(mtd, buf, len);
674 return;
675 }
676
677 info->iomode = OMAP_NAND_IO_WRITE;
678 info->buf = (u_char *) buf;
679 init_completion(&info->comp);
680
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530681 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700682 ret = omap_prefetch_enable(info->gpmc_cs,
683 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530684 if (ret)
685 /* PFPW engine is busy, use cpu copy method */
686 goto out_copy;
687
688 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700689
690 enable_irq(info->gpmc_irq_count);
691 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530692
693 /* waiting for write to complete */
694 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700695
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696 /* wait for data to flushed-out before reset the prefetch */
697 tim = 0;
698 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700699 do {
700 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530701 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530702 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700703 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530704
705 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700706 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530707 return;
708
709out_copy:
710 if (info->nand.options & NAND_BUSWIDTH_16)
711 omap_write_buf16(mtd, buf, len);
712 else
713 omap_write_buf8(mtd, buf, len);
714}
715
Vimal Singh67ce04b2009-05-12 13:47:03 -0700716/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700717 * gen_true_ecc - This function will generate true ECC value
718 * @ecc_buf: buffer to store ecc code
719 *
720 * This generated true ECC value can be used when correcting
721 * data read from NAND flash memory core
722 */
723static void gen_true_ecc(u8 *ecc_buf)
724{
725 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
726 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
727
728 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
729 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
730 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
731 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
732 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
733 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
734}
735
736/**
737 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
738 * @ecc_data1: ecc code from nand spare area
739 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
740 * @page_data: page data
741 *
742 * This function compares two ECC's and indicates if there is an error.
743 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100744 * If there is no error, %0 is returned. If there is an error but it
745 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700746 */
747static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
748 u8 *ecc_data2, /* read from register */
749 u8 *page_data)
750{
751 uint i;
752 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
753 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
754 u8 ecc_bit[24];
755 u8 ecc_sum = 0;
756 u8 find_bit = 0;
757 uint find_byte = 0;
758 int isEccFF;
759
760 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
761
762 gen_true_ecc(ecc_data1);
763 gen_true_ecc(ecc_data2);
764
765 for (i = 0; i <= 2; i++) {
766 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
767 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
768 }
769
770 for (i = 0; i < 8; i++) {
771 tmp0_bit[i] = *ecc_data1 % 2;
772 *ecc_data1 = *ecc_data1 / 2;
773 }
774
775 for (i = 0; i < 8; i++) {
776 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
777 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
778 }
779
780 for (i = 0; i < 8; i++) {
781 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
782 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
783 }
784
785 for (i = 0; i < 8; i++) {
786 comp0_bit[i] = *ecc_data2 % 2;
787 *ecc_data2 = *ecc_data2 / 2;
788 }
789
790 for (i = 0; i < 8; i++) {
791 comp1_bit[i] = *(ecc_data2 + 1) % 2;
792 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
793 }
794
795 for (i = 0; i < 8; i++) {
796 comp2_bit[i] = *(ecc_data2 + 2) % 2;
797 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
798 }
799
800 for (i = 0; i < 6; i++)
801 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
802
803 for (i = 0; i < 8; i++)
804 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
805
806 for (i = 0; i < 8; i++)
807 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
808
809 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
810 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
811
812 for (i = 0; i < 24; i++)
813 ecc_sum += ecc_bit[i];
814
815 switch (ecc_sum) {
816 case 0:
817 /* Not reached because this function is not called if
818 * ECC values are equal
819 */
820 return 0;
821
822 case 1:
823 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700824 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100825 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700826
827 case 11:
828 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700829 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100830 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700831
832 case 12:
833 /* Correctable error */
834 find_byte = (ecc_bit[23] << 8) +
835 (ecc_bit[21] << 7) +
836 (ecc_bit[19] << 6) +
837 (ecc_bit[17] << 5) +
838 (ecc_bit[15] << 4) +
839 (ecc_bit[13] << 3) +
840 (ecc_bit[11] << 2) +
841 (ecc_bit[9] << 1) +
842 ecc_bit[7];
843
844 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
845
Brian Norris0a32a102011-07-19 10:06:10 -0700846 pr_debug("Correcting single bit ECC error at offset: "
847 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700848
849 page_data[find_byte] ^= (1 << find_bit);
850
John Ogness74f1b722011-02-28 13:12:46 +0100851 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700852 default:
853 if (isEccFF) {
854 if (ecc_data2[0] == 0 &&
855 ecc_data2[1] == 0 &&
856 ecc_data2[2] == 0)
857 return 0;
858 }
Brian Norris289c0522011-07-19 10:06:09 -0700859 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100860 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700861 }
862}
863
864/**
865 * omap_correct_data - Compares the ECC read with HW generated ECC
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200866 * @chip: NAND chip object
Vimal Singh67ce04b2009-05-12 13:47:03 -0700867 * @dat: page data
868 * @read_ecc: ecc read from nand flash
869 * @calc_ecc: ecc read from HW ECC registers
870 *
871 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100872 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
873 * detection and correction. If there are no errors, %0 is returned. If
874 * there were errors and all of the errors were corrected, the number of
875 * corrected errors is returned. If uncorrectable errors exist, %-1 is
876 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700877 */
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200878static int omap_correct_data(struct nand_chip *chip, u_char *dat,
879 u_char *read_ecc, u_char *calc_ecc)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700880{
Boris Brezillon00da2ea2018-09-06 14:05:19 +0200881 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700882 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100883 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700884
885 /* Ex NAND_ECC_HW12_2048 */
886 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
887 (info->nand.ecc.size == 2048))
888 blockCnt = 4;
889 else
890 blockCnt = 1;
891
892 for (i = 0; i < blockCnt; i++) {
893 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
894 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
895 if (ret < 0)
896 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100897 /* keep track of the number of corrected errors */
898 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700899 }
900 read_ecc += 3;
901 calc_ecc += 3;
902 dat += 512;
903 }
John Ogness74f1b722011-02-28 13:12:46 +0100904 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700905}
906
907/**
908 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200909 * @chip: NAND chip object
Vimal Singh67ce04b2009-05-12 13:47:03 -0700910 * @dat: The pointer to data on which ecc is computed
911 * @ecc_code: The ecc_code buffer
912 *
913 * Using noninverted ECC can be considered ugly since writing a blank
914 * page ie. padding will clear the ECC bytes. This is no problem as long
915 * nobody is trying to write data on the seemingly unused page. Reading
916 * an erased page will produce an ECC mismatch between generated and read
917 * ECC bytes that has to be dealt with separately.
918 */
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200919static int omap_calculate_ecc(struct nand_chip *chip, const u_char *dat,
920 u_char *ecc_code)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700921{
Boris Brezillonaf37d2c2018-09-06 14:05:18 +0200922 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700923 u32 val;
924
925 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700926 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700927 return -EINVAL;
928
929 /* read ecc result */
930 val = readl(info->reg.gpmc_ecc1_result);
931 *ecc_code++ = val; /* P128e, ..., P1e */
932 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
933 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
934 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
935
936 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700937}
938
939/**
940 * omap_enable_hwecc - This function enables the hardware ecc functionality
941 * @mtd: MTD device structure
942 * @mode: Read/Write mode
943 */
Boris Brezillonec476362018-09-06 14:05:17 +0200944static void omap_enable_hwecc(struct nand_chip *chip, int mode)
Vimal Singh67ce04b2009-05-12 13:47:03 -0700945{
Boris Brezillonec476362018-09-06 14:05:17 +0200946 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Vimal Singh67ce04b2009-05-12 13:47:03 -0700947 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700948 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700949
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700950 /* clear ecc and enable bits */
951 val = ECCCLEAR | ECC1;
952 writel(val, info->reg.gpmc_ecc_control);
953
954 /* program ecc and result sizes */
955 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
956 ECC1RESULTSIZE);
957 writel(val, info->reg.gpmc_ecc_size_config);
958
959 switch (mode) {
960 case NAND_ECC_READ:
961 case NAND_ECC_WRITE:
962 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
963 break;
964 case NAND_ECC_READSYN:
965 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
966 break;
967 default:
968 dev_info(&info->pdev->dev,
969 "error: unrecognized Mode[%d]!\n", mode);
970 break;
971 }
972
973 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
974 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
975 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700976}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000977
Vimal Singh67ce04b2009-05-12 13:47:03 -0700978/**
979 * omap_wait - wait until the command is done
980 * @mtd: MTD device structure
981 * @chip: NAND Chip structure
982 *
983 * Wait function is called during Program and erase operations and
984 * the way it is called from MTD layer, we should wait till the NAND
985 * chip is ready after the programming/erase operation has completed.
986 *
987 * Erase can take up to 400ms and program up to 20ms according to
988 * general NAND and SmartMedia specs
989 */
990static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
991{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100992 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100993 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700994 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +0200995 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700996
997 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -0700998 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700999 else
Toan Pham4ff67722013-03-15 10:44:59 -07001000 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001002 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001003 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001004 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301005 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001006 break;
vimal singhc276aca2009-06-27 11:07:06 +05301007 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001008 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001009
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301010 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001011 return status;
1012}
1013
1014/**
Roger Quadros10f22ee2015-08-06 17:39:35 +03001015 * omap_dev_ready - checks the NAND Ready GPIO line
Vimal Singh67ce04b2009-05-12 13:47:03 -07001016 * @mtd: MTD device structure
Roger Quadros10f22ee2015-08-06 17:39:35 +03001017 *
1018 * Returns true if ready and false if busy.
Vimal Singh67ce04b2009-05-12 13:47:03 -07001019 */
1020static int omap_dev_ready(struct mtd_info *mtd)
1021{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001022 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001023
Roger Quadros10f22ee2015-08-06 17:39:35 +03001024 return gpiod_get_value(info->ready_gpiod);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001025}
1026
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001027/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301028 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001029 * @mtd: MTD device structure
1030 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301031 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001032 * When using BCH with SW correction (i.e. no ELM), sector size is set
1033 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1034 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301035 * eccsize0 = 0 (no additional protected byte in spare area)
1036 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001037 */
Boris Brezillonec476362018-09-06 14:05:17 +02001038static void __maybe_unused omap_enable_hwecc_bch(struct nand_chip *chip,
1039 int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001040{
Pekon Gupta16e69322014-03-03 15:38:32 +05301041 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301042 unsigned int dev_width, nsectors;
Boris Brezillonec476362018-09-06 14:05:17 +02001043 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Pekon Guptac5957a32014-03-03 15:38:31 +05301044 enum omap_ecc ecc_opt = info->ecc_opt;
Philip Avinash62116e52013-01-04 13:26:51 +05301045 u32 val, wr_mode;
1046 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001047
Pekon Guptac5957a32014-03-03 15:38:31 +05301048 /* GPMC configurations for calculating ECC */
1049 switch (ecc_opt) {
1050 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301051 bch_type = 0;
1052 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001053 wr_mode = BCH_WRAPMODE_6;
1054 ecc_size0 = BCH_ECC_SIZE0;
1055 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301056 break;
1057 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301058 bch_type = 0;
1059 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301060 if (mode == NAND_ECC_READ) {
1061 wr_mode = BCH_WRAPMODE_1;
1062 ecc_size0 = BCH4R_ECC_SIZE0;
1063 ecc_size1 = BCH4R_ECC_SIZE1;
1064 } else {
1065 wr_mode = BCH_WRAPMODE_6;
1066 ecc_size0 = BCH_ECC_SIZE0;
1067 ecc_size1 = BCH_ECC_SIZE1;
1068 }
1069 break;
1070 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301071 bch_type = 1;
1072 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001073 wr_mode = BCH_WRAPMODE_6;
1074 ecc_size0 = BCH_ECC_SIZE0;
1075 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301076 break;
1077 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301078 bch_type = 1;
1079 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301080 if (mode == NAND_ECC_READ) {
1081 wr_mode = BCH_WRAPMODE_1;
1082 ecc_size0 = BCH8R_ECC_SIZE0;
1083 ecc_size1 = BCH8R_ECC_SIZE1;
1084 } else {
1085 wr_mode = BCH_WRAPMODE_6;
1086 ecc_size0 = BCH_ECC_SIZE0;
1087 ecc_size1 = BCH_ECC_SIZE1;
1088 }
1089 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301090 case OMAP_ECC_BCH16_CODE_HW:
1091 bch_type = 0x2;
1092 nsectors = chip->ecc.steps;
1093 if (mode == NAND_ECC_READ) {
1094 wr_mode = 0x01;
1095 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1096 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1097 } else {
1098 wr_mode = 0x01;
1099 ecc_size0 = 0; /* extra bits in nibbles per sector */
1100 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1101 }
1102 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301103 default:
1104 return;
1105 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301106
1107 writel(ECC1, info->reg.gpmc_ecc_control);
1108
Philip Avinash62116e52013-01-04 13:26:51 +05301109 /* Configure ecc size for BCH */
1110 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301111 writel(val, info->reg.gpmc_ecc_size_config);
1112
Philip Avinash62116e52013-01-04 13:26:51 +05301113 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1114
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301115 /* BCH configuration */
1116 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301117 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301118 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301119 (dev_width << 7) | /* bus width */
1120 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1121 (info->gpmc_cs << 1) | /* ECC CS */
1122 (0x1)); /* enable ECC */
1123
1124 writel(val, info->reg.gpmc_ecc_config);
1125
Philip Avinash62116e52013-01-04 13:26:51 +05301126 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301127 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001128}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301129
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301130static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301131static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1132 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001133
1134/**
Roger Quadros739c6442017-10-20 15:16:21 +03001135 * _omap_calculate_ecc_bch - Generate ECC bytes for one sector
Philip Avinash62116e52013-01-04 13:26:51 +05301136 * @mtd: MTD device structure
1137 * @dat: The pointer to data on which ecc is computed
1138 * @ecc_code: The ecc_code buffer
Roger Quadros739c6442017-10-20 15:16:21 +03001139 * @i: The sector number (for a multi sector page)
Philip Avinash62116e52013-01-04 13:26:51 +05301140 *
Roger Quadros739c6442017-10-20 15:16:21 +03001141 * Support calculating of BCH4/8/16 ECC vectors for one sector
1142 * within a page. Sector number is in @i.
Philip Avinash62116e52013-01-04 13:26:51 +05301143 */
Roger Quadros739c6442017-10-20 15:16:21 +03001144static int _omap_calculate_ecc_bch(struct mtd_info *mtd,
1145 const u_char *dat, u_char *ecc_calc, int i)
Philip Avinash62116e52013-01-04 13:26:51 +05301146{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001147 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301148 int eccbytes = info->nand.ecc.bytes;
1149 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1150 u8 *ecc_code;
Roger Quadros739c6442017-10-20 15:16:21 +03001151 unsigned long bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301152 u32 val;
Roger Quadros739c6442017-10-20 15:16:21 +03001153 int j;
1154
1155 ecc_code = ecc_calc;
1156 switch (info->ecc_opt) {
1157 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1158 case OMAP_ECC_BCH8_CODE_HW:
1159 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1160 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1161 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1162 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
1163 *ecc_code++ = (bch_val4 & 0xFF);
1164 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1165 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1166 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1167 *ecc_code++ = (bch_val3 & 0xFF);
1168 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1169 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1170 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1171 *ecc_code++ = (bch_val2 & 0xFF);
1172 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1173 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1174 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1175 *ecc_code++ = (bch_val1 & 0xFF);
1176 break;
1177 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1178 case OMAP_ECC_BCH4_CODE_HW:
1179 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1180 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1181 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1182 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1183 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1184 ((bch_val1 >> 28) & 0xF);
1185 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1186 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1187 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1188 *ecc_code++ = ((bch_val1 & 0xF) << 4);
1189 break;
1190 case OMAP_ECC_BCH16_CODE_HW:
1191 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1192 ecc_code[0] = ((val >> 8) & 0xFF);
1193 ecc_code[1] = ((val >> 0) & 0xFF);
1194 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1195 ecc_code[2] = ((val >> 24) & 0xFF);
1196 ecc_code[3] = ((val >> 16) & 0xFF);
1197 ecc_code[4] = ((val >> 8) & 0xFF);
1198 ecc_code[5] = ((val >> 0) & 0xFF);
1199 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1200 ecc_code[6] = ((val >> 24) & 0xFF);
1201 ecc_code[7] = ((val >> 16) & 0xFF);
1202 ecc_code[8] = ((val >> 8) & 0xFF);
1203 ecc_code[9] = ((val >> 0) & 0xFF);
1204 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1205 ecc_code[10] = ((val >> 24) & 0xFF);
1206 ecc_code[11] = ((val >> 16) & 0xFF);
1207 ecc_code[12] = ((val >> 8) & 0xFF);
1208 ecc_code[13] = ((val >> 0) & 0xFF);
1209 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1210 ecc_code[14] = ((val >> 24) & 0xFF);
1211 ecc_code[15] = ((val >> 16) & 0xFF);
1212 ecc_code[16] = ((val >> 8) & 0xFF);
1213 ecc_code[17] = ((val >> 0) & 0xFF);
1214 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1215 ecc_code[18] = ((val >> 24) & 0xFF);
1216 ecc_code[19] = ((val >> 16) & 0xFF);
1217 ecc_code[20] = ((val >> 8) & 0xFF);
1218 ecc_code[21] = ((val >> 0) & 0xFF);
1219 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1220 ecc_code[22] = ((val >> 24) & 0xFF);
1221 ecc_code[23] = ((val >> 16) & 0xFF);
1222 ecc_code[24] = ((val >> 8) & 0xFF);
1223 ecc_code[25] = ((val >> 0) & 0xFF);
1224 break;
1225 default:
1226 return -EINVAL;
1227 }
1228
1229 /* ECC scheme specific syndrome customizations */
1230 switch (info->ecc_opt) {
1231 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1232 /* Add constant polynomial to remainder, so that
1233 * ECC of blank pages results in 0x0 on reading back
1234 */
1235 for (j = 0; j < eccbytes; j++)
1236 ecc_calc[j] ^= bch4_polynomial[j];
1237 break;
1238 case OMAP_ECC_BCH4_CODE_HW:
1239 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1240 ecc_calc[eccbytes - 1] = 0x0;
1241 break;
1242 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1243 /* Add constant polynomial to remainder, so that
1244 * ECC of blank pages results in 0x0 on reading back
1245 */
1246 for (j = 0; j < eccbytes; j++)
1247 ecc_calc[j] ^= bch8_polynomial[j];
1248 break;
1249 case OMAP_ECC_BCH8_CODE_HW:
1250 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1251 ecc_calc[eccbytes - 1] = 0x0;
1252 break;
1253 case OMAP_ECC_BCH16_CODE_HW:
1254 break;
1255 default:
1256 return -EINVAL;
1257 }
1258
1259 return 0;
1260}
1261
1262/**
1263 * omap_calculate_ecc_bch_sw - ECC generator for sector for SW based correction
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001264 * @chip: NAND chip object
Roger Quadros739c6442017-10-20 15:16:21 +03001265 * @dat: The pointer to data on which ecc is computed
1266 * @ecc_code: The ecc_code buffer
1267 *
1268 * Support calculating of BCH4/8/16 ECC vectors for one sector. This is used
1269 * when SW based correction is required as ECC is required for one sector
1270 * at a time.
1271 */
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001272static int omap_calculate_ecc_bch_sw(struct nand_chip *chip,
Roger Quadros739c6442017-10-20 15:16:21 +03001273 const u_char *dat, u_char *ecc_calc)
1274{
Boris Brezillonaf37d2c2018-09-06 14:05:18 +02001275 return _omap_calculate_ecc_bch(nand_to_mtd(chip), dat, ecc_calc, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001276}
1277
1278/**
1279 * omap_calculate_ecc_bch_multi - Generate ECC for multiple sectors
1280 * @mtd: MTD device structure
1281 * @dat: The pointer to data on which ecc is computed
1282 * @ecc_code: The ecc_code buffer
1283 *
1284 * Support calculating of BCH4/8/16 ecc vectors for the entire page in one go.
1285 */
1286static int omap_calculate_ecc_bch_multi(struct mtd_info *mtd,
1287 const u_char *dat, u_char *ecc_calc)
1288{
1289 struct omap_nand_info *info = mtd_to_omap(mtd);
1290 int eccbytes = info->nand.ecc.bytes;
1291 unsigned long nsectors;
1292 int i, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301293
1294 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301295 for (i = 0; i < nsectors; i++) {
Roger Quadros739c6442017-10-20 15:16:21 +03001296 ret = _omap_calculate_ecc_bch(mtd, dat, ecc_calc, i);
1297 if (ret)
1298 return ret;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301299
Roger Quadros739c6442017-10-20 15:16:21 +03001300 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301301 }
1302
1303 return 0;
1304}
1305
1306/**
1307 * erased_sector_bitflips - count bit flips
1308 * @data: data sector buffer
1309 * @oob: oob buffer
1310 * @info: omap_nand_info
1311 *
1312 * Check the bit flips in erased page falls below correctable level.
1313 * If falls below, report the page as erased with correctable bit
1314 * flip, else report as uncorrectable page.
1315 */
1316static int erased_sector_bitflips(u_char *data, u_char *oob,
1317 struct omap_nand_info *info)
1318{
1319 int flip_bits = 0, i;
1320
1321 for (i = 0; i < info->nand.ecc.size; i++) {
1322 flip_bits += hweight8(~data[i]);
1323 if (flip_bits > info->nand.ecc.strength)
1324 return 0;
1325 }
1326
1327 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1328 flip_bits += hweight8(~oob[i]);
1329 if (flip_bits > info->nand.ecc.strength)
1330 return 0;
1331 }
1332
1333 /*
1334 * Bit flips falls in correctable level.
1335 * Fill data area with 0xFF
1336 */
1337 if (flip_bits) {
1338 memset(data, 0xFF, info->nand.ecc.size);
1339 memset(oob, 0xFF, info->nand.ecc.bytes);
1340 }
1341
1342 return flip_bits;
1343}
1344
1345/**
1346 * omap_elm_correct_data - corrects page data area in case error reported
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001347 * @chip: NAND chip object
Philip Avinash62116e52013-01-04 13:26:51 +05301348 * @data: page data
1349 * @read_ecc: ecc read from nand flash
1350 * @calc_ecc: ecc read from HW ECC registers
1351 *
1352 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301353 * In case of non-zero ecc vector, first filter out erased-pages, and
1354 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301355 */
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001356static int omap_elm_correct_data(struct nand_chip *chip, u_char *data,
1357 u_char *read_ecc, u_char *calc_ecc)
Philip Avinash62116e52013-01-04 13:26:51 +05301358{
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001359 struct omap_nand_info *info = mtd_to_omap(nand_to_mtd(chip));
Pekon Guptade0a4d62014-03-18 18:56:43 +05301360 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301361 int eccsteps = info->nand.ecc.steps;
1362 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301363 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301364 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1365 u_char *ecc_vec = calc_ecc;
1366 u_char *spare_ecc = read_ecc;
1367 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301368 u_char *buf;
1369 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301370 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301371 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301372 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301373
Pekon Guptade0a4d62014-03-18 18:56:43 +05301374 switch (info->ecc_opt) {
1375 case OMAP_ECC_BCH4_CODE_HW:
1376 /* omit 7th ECC byte reserved for ROM code compatibility */
1377 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301378 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301379 break;
1380 case OMAP_ECC_BCH8_CODE_HW:
1381 /* omit 14th ECC byte reserved for ROM code compatibility */
1382 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301383 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301384 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301385 case OMAP_ECC_BCH16_CODE_HW:
1386 actual_eccbytes = ecc->bytes;
1387 erased_ecc_vec = bch16_vector;
1388 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301389 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001390 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301391 return -EINVAL;
1392 }
1393
Philip Avinash62116e52013-01-04 13:26:51 +05301394 /* Initialize elm error vector to zero */
1395 memset(err_vec, 0, sizeof(err_vec));
1396
Philip Avinash62116e52013-01-04 13:26:51 +05301397 for (i = 0; i < eccsteps ; i++) {
1398 eccflag = 0; /* initialize eccflag */
1399
1400 /*
1401 * Check any error reported,
1402 * In case of error, non zero ecc reported.
1403 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301404 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301405 if (calc_ecc[j] != 0) {
1406 eccflag = 1; /* non zero ecc, error present */
1407 break;
1408 }
1409 }
1410
1411 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301412 if (memcmp(calc_ecc, erased_ecc_vec,
1413 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301414 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301415 * calc_ecc[] matches pattern for ECC(all 0xff)
1416 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301417 */
Philip Avinash62116e52013-01-04 13:26:51 +05301418 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301419 buf = &data[info->nand.ecc.size * i];
1420 /*
1421 * count number of 0-bits in read_buf.
1422 * This check can be removed once a similar
1423 * check is introduced in generic NAND driver
1424 */
1425 bitflip_count = erased_sector_bitflips(
1426 buf, read_ecc, info);
1427 if (bitflip_count) {
1428 /*
1429 * number of 0-bits within ECC limits
1430 * So this may be an erased-page
1431 */
1432 stat += bitflip_count;
1433 } else {
1434 /*
1435 * Too many 0-bits. It may be a
1436 * - programmed-page, OR
1437 * - erased-page with many bit-flips
1438 * So this page requires check by ELM
1439 */
1440 err_vec[i].error_reported = true;
1441 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301442 }
1443 }
1444 }
1445
1446 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301447 calc_ecc += ecc->bytes;
1448 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301449 }
1450
1451 /* Check if any error reported */
1452 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301453 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301454
1455 /* Decode BCH error using ELM module */
1456 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1457
Pekon Gupta13fbe062014-03-18 18:56:46 +05301458 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301459 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301460 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001461 dev_err(&info->pdev->dev,
1462 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301463 err = -EBADMSG;
1464 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301465 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301466 switch (info->ecc_opt) {
1467 case OMAP_ECC_BCH4_CODE_HW:
1468 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301469 pos = err_vec[i].error_loc[j] +
1470 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301471 break;
1472 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301473 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301474 pos = err_vec[i].error_loc[j];
1475 break;
1476 default:
1477 return -EINVAL;
1478 }
1479 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301480 /* Calculate bit position of error */
1481 bit_pos = pos % 8;
1482
1483 /* Calculate byte position of error */
1484 byte_pos = (error_max - pos - 1) / 8;
1485
1486 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301487 if (byte_pos < 512) {
1488 pr_debug("bitflip@dat[%d]=%x\n",
1489 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301490 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301491 } else {
1492 pr_debug("bitflip@oob[%d]=%x\n",
1493 (byte_pos - 512),
1494 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301495 spare_ecc[byte_pos - 512] ^=
1496 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301497 }
1498 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001499 dev_err(&info->pdev->dev,
1500 "invalid bit-flip @ %d:%d\n",
1501 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301502 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301503 }
Philip Avinash62116e52013-01-04 13:26:51 +05301504 }
1505 }
1506
1507 /* Update number of correctable errors */
1508 stat += err_vec[i].error_count;
1509
1510 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301511 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301512 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301513 }
1514
Pekon Gupta13fbe062014-03-18 18:56:46 +05301515 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301516}
1517
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001518/**
Philip Avinash62116e52013-01-04 13:26:51 +05301519 * omap_write_page_bch - BCH ecc based write page function for entire page
Philip Avinash62116e52013-01-04 13:26:51 +05301520 * @chip: nand chip info structure
1521 * @buf: data buffer
1522 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001523 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301524 *
1525 * Custom write page method evolved to support multi sector writing in one shot
1526 */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001527static int omap_write_page_bch(struct nand_chip *chip, const uint8_t *buf,
1528 int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301529{
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001530 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001531 int ret;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001532 uint8_t *ecc_calc = chip->ecc.calc_buf;
Philip Avinash62116e52013-01-04 13:26:51 +05301533
Boris Brezillon25f815f2017-11-30 18:01:30 +01001534 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1535
Philip Avinash62116e52013-01-04 13:26:51 +05301536 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001537 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Philip Avinash62116e52013-01-04 13:26:51 +05301538
1539 /* Write data */
1540 chip->write_buf(mtd, buf, mtd->writesize);
1541
1542 /* Update ecc vector from GPMC result registers */
Roger Quadros739c6442017-10-20 15:16:21 +03001543 omap_calculate_ecc_bch_multi(mtd, buf, &ecc_calc[0]);
Philip Avinash62116e52013-01-04 13:26:51 +05301544
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001545 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1546 chip->ecc.total);
1547 if (ret)
1548 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301549
1550 /* Write ecc vector to OOB area */
1551 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Boris Brezillon25f815f2017-11-30 18:01:30 +01001552
1553 return nand_prog_page_end_op(chip);
Philip Avinash62116e52013-01-04 13:26:51 +05301554}
1555
1556/**
Roger Quadros739c6442017-10-20 15:16:21 +03001557 * omap_write_subpage_bch - BCH hardware ECC based subpage write
Roger Quadros739c6442017-10-20 15:16:21 +03001558 * @chip: nand chip info structure
1559 * @offset: column address of subpage within the page
1560 * @data_len: data length
1561 * @buf: data buffer
1562 * @oob_required: must write chip->oob_poi to OOB
1563 * @page: page number to write
1564 *
1565 * OMAP optimized subpage write method.
1566 */
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001567static int omap_write_subpage_bch(struct nand_chip *chip, u32 offset,
Roger Quadros739c6442017-10-20 15:16:21 +03001568 u32 data_len, const u8 *buf,
1569 int oob_required, int page)
1570{
Boris Brezillon767eb6f2018-09-06 14:05:21 +02001571 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001572 u8 *ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001573 int ecc_size = chip->ecc.size;
1574 int ecc_bytes = chip->ecc.bytes;
1575 int ecc_steps = chip->ecc.steps;
1576 u32 start_step = offset / ecc_size;
1577 u32 end_step = (offset + data_len - 1) / ecc_size;
1578 int step, ret = 0;
1579
1580 /*
1581 * Write entire page at one go as it would be optimal
1582 * as ECC is calculated by hardware.
1583 * ECC is calculated for all subpages but we choose
1584 * only what we want.
1585 */
Boris Brezillon25f815f2017-11-30 18:01:30 +01001586 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Roger Quadros739c6442017-10-20 15:16:21 +03001587
1588 /* Enable GPMC ECC engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001589 chip->ecc.hwctl(chip, NAND_ECC_WRITE);
Roger Quadros739c6442017-10-20 15:16:21 +03001590
1591 /* Write data */
1592 chip->write_buf(mtd, buf, mtd->writesize);
1593
1594 for (step = 0; step < ecc_steps; step++) {
1595 /* mask ECC of un-touched subpages by padding 0xFF */
1596 if (step < start_step || step > end_step)
1597 memset(ecc_calc, 0xff, ecc_bytes);
1598 else
1599 ret = _omap_calculate_ecc_bch(mtd, buf, ecc_calc, step);
1600
1601 if (ret)
1602 return ret;
1603
1604 buf += ecc_size;
1605 ecc_calc += ecc_bytes;
1606 }
1607
1608 /* copy calculated ECC for whole page to chip->buffer->oob */
1609 /* this include masked-value(0xFF) for unwritten subpages */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001610 ecc_calc = chip->ecc.calc_buf;
Roger Quadros739c6442017-10-20 15:16:21 +03001611 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
1612 chip->ecc.total);
1613 if (ret)
1614 return ret;
1615
1616 /* write OOB buffer to NAND device */
1617 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1618
Boris Brezillon25f815f2017-11-30 18:01:30 +01001619 return nand_prog_page_end_op(chip);
Roger Quadros739c6442017-10-20 15:16:21 +03001620}
1621
1622/**
Philip Avinash62116e52013-01-04 13:26:51 +05301623 * omap_read_page_bch - BCH ecc based page read function for entire page
Philip Avinash62116e52013-01-04 13:26:51 +05301624 * @chip: nand chip info structure
1625 * @buf: buffer to store read data
1626 * @oob_required: caller requires OOB data read to chip->oob_poi
1627 * @page: page number to read
1628 *
1629 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1630 * used for error correction.
1631 * Custom method evolved to support ELM error correction & multi sector
1632 * reading. On reading page data area is read along with OOB data with
1633 * ecc engine enabled. ecc vector updated after read of OOB data.
1634 * For non error pages ecc vector reported as zero.
1635 */
Boris Brezillonb9761682018-09-06 14:05:20 +02001636static int omap_read_page_bch(struct nand_chip *chip, uint8_t *buf,
1637 int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301638{
Boris Brezillonb9761682018-09-06 14:05:20 +02001639 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001640 uint8_t *ecc_calc = chip->ecc.calc_buf;
1641 uint8_t *ecc_code = chip->ecc.code_buf;
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001642 int stat, ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301643 unsigned int max_bitflips = 0;
1644
Boris Brezillon25f815f2017-11-30 18:01:30 +01001645 nand_read_page_op(chip, page, 0, NULL, 0);
1646
Philip Avinash62116e52013-01-04 13:26:51 +05301647 /* Enable GPMC ecc engine */
Boris Brezillonec476362018-09-06 14:05:17 +02001648 chip->ecc.hwctl(chip, NAND_ECC_READ);
Philip Avinash62116e52013-01-04 13:26:51 +05301649
1650 /* Read data */
Boris Brezillon7e534322018-09-06 14:05:22 +02001651 chip->read_buf(chip, buf, mtd->writesize);
Philip Avinash62116e52013-01-04 13:26:51 +05301652
1653 /* Read oob bytes */
Boris Brezillon97d90da2017-11-30 18:01:29 +01001654 nand_change_read_column_op(chip,
1655 mtd->writesize + BADBLOCK_MARKER_LENGTH,
1656 chip->oob_poi + BADBLOCK_MARKER_LENGTH,
1657 chip->ecc.total, false);
Philip Avinash62116e52013-01-04 13:26:51 +05301658
1659 /* Calculate ecc bytes */
Roger Quadros739c6442017-10-20 15:16:21 +03001660 omap_calculate_ecc_bch_multi(mtd, buf, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301661
Boris Brezillon8cfc1e8b2016-02-03 20:12:19 +01001662 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1663 chip->ecc.total);
1664 if (ret)
1665 return ret;
Philip Avinash62116e52013-01-04 13:26:51 +05301666
Boris Brezillon00da2ea2018-09-06 14:05:19 +02001667 stat = chip->ecc.correct(chip, buf, ecc_code, ecc_calc);
Philip Avinash62116e52013-01-04 13:26:51 +05301668
1669 if (stat < 0) {
1670 mtd->ecc_stats.failed++;
1671 } else {
1672 mtd->ecc_stats.corrected += stat;
1673 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1674 }
1675
1676 return max_bitflips;
1677}
1678
1679/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301680 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1681 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301682 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001683static bool is_elm_present(struct omap_nand_info *info,
1684 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301685{
1686 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001687
Pekon Guptaa919e512013-10-24 18:20:21 +05301688 /* check whether elm-id is passed via DT */
1689 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001690 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001691 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301692 }
1693 pdev = of_find_device_by_node(elm_node);
1694 /* check whether ELM device is registered */
1695 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001696 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001697 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301698 }
1699 /* ELM module available, now configure it */
1700 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001701 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301702}
Ezequiel García93af53b2014-09-20 17:53:12 +01001703
Ladislav Michl086c3212017-10-10 14:38:07 +02001704static bool omap2_nand_ecc_check(struct omap_nand_info *info)
Ezequiel García93af53b2014-09-20 17:53:12 +01001705{
1706 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1707
1708 switch (info->ecc_opt) {
1709 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1710 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1711 ecc_needs_omap_bch = false;
1712 ecc_needs_bch = true;
1713 ecc_needs_elm = false;
1714 break;
1715 case OMAP_ECC_BCH4_CODE_HW:
1716 case OMAP_ECC_BCH8_CODE_HW:
1717 case OMAP_ECC_BCH16_CODE_HW:
1718 ecc_needs_omap_bch = true;
1719 ecc_needs_bch = false;
1720 ecc_needs_elm = true;
1721 break;
1722 default:
1723 ecc_needs_omap_bch = false;
1724 ecc_needs_bch = false;
1725 ecc_needs_elm = false;
1726 break;
1727 }
1728
1729 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1730 dev_err(&info->pdev->dev,
1731 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1732 return false;
1733 }
1734 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1735 dev_err(&info->pdev->dev,
1736 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1737 return false;
1738 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001739 if (ecc_needs_elm && !is_elm_present(info, info->elm_of_node)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01001740 dev_err(&info->pdev->dev, "ELM not available\n");
1741 return false;
1742 }
1743
1744 return true;
1745}
Pekon Guptaa919e512013-10-24 18:20:21 +05301746
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001747static const char * const nand_xfer_types[] = {
1748 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1749 [NAND_OMAP_POLLED] = "polled",
1750 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1751 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1752};
1753
1754static int omap_get_dt_info(struct device *dev, struct omap_nand_info *info)
1755{
1756 struct device_node *child = dev->of_node;
1757 int i;
1758 const char *s;
1759 u32 cs;
1760
1761 if (of_property_read_u32(child, "reg", &cs) < 0) {
1762 dev_err(dev, "reg not found in DT\n");
1763 return -EINVAL;
1764 }
1765
1766 info->gpmc_cs = cs;
1767
1768 /* detect availability of ELM module. Won't be present pre-OMAP4 */
1769 info->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
Teresa Remmet7ce9ea72016-07-05 11:32:30 +02001770 if (!info->elm_of_node) {
1771 info->elm_of_node = of_parse_phandle(child, "elm_id", 0);
1772 if (!info->elm_of_node)
1773 dev_dbg(dev, "ti,elm-id not in DT\n");
1774 }
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001775
1776 /* select ecc-scheme for NAND */
1777 if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1778 dev_err(dev, "ti,nand-ecc-opt not found\n");
1779 return -EINVAL;
1780 }
1781
1782 if (!strcmp(s, "sw")) {
1783 info->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1784 } else if (!strcmp(s, "ham1") ||
1785 !strcmp(s, "hw") || !strcmp(s, "hw-romcode")) {
1786 info->ecc_opt = OMAP_ECC_HAM1_CODE_HW;
1787 } else if (!strcmp(s, "bch4")) {
1788 if (info->elm_of_node)
1789 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW;
1790 else
1791 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1792 } else if (!strcmp(s, "bch8")) {
1793 if (info->elm_of_node)
1794 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW;
1795 else
1796 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1797 } else if (!strcmp(s, "bch16")) {
1798 info->ecc_opt = OMAP_ECC_BCH16_CODE_HW;
1799 } else {
1800 dev_err(dev, "unrecognized value for ti,nand-ecc-opt\n");
1801 return -EINVAL;
1802 }
1803
1804 /* select data transfer mode */
1805 if (!of_property_read_string(child, "ti,nand-xfer-type", &s)) {
1806 for (i = 0; i < ARRAY_SIZE(nand_xfer_types); i++) {
1807 if (!strcasecmp(s, nand_xfer_types[i])) {
1808 info->xfer_type = i;
Boris Brezillonf6798882016-04-19 20:29:58 +02001809 return 0;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001810 }
1811 }
1812
1813 dev_err(dev, "unrecognized value for ti,nand-xfer-type\n");
1814 return -EINVAL;
1815 }
1816
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001817 return 0;
1818}
1819
Boris Brezillone04dbf32016-02-03 20:03:04 +01001820static int omap_ooblayout_ecc(struct mtd_info *mtd, int section,
1821 struct mtd_oob_region *oobregion)
1822{
1823 struct omap_nand_info *info = mtd_to_omap(mtd);
1824 struct nand_chip *chip = &info->nand;
1825 int off = BADBLOCK_MARKER_LENGTH;
1826
1827 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1828 !(chip->options & NAND_BUSWIDTH_16))
1829 off = 1;
1830
1831 if (section)
1832 return -ERANGE;
1833
1834 oobregion->offset = off;
1835 oobregion->length = chip->ecc.total;
1836
1837 return 0;
1838}
1839
1840static int omap_ooblayout_free(struct mtd_info *mtd, int section,
1841 struct mtd_oob_region *oobregion)
1842{
1843 struct omap_nand_info *info = mtd_to_omap(mtd);
1844 struct nand_chip *chip = &info->nand;
1845 int off = BADBLOCK_MARKER_LENGTH;
1846
1847 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_HW &&
1848 !(chip->options & NAND_BUSWIDTH_16))
1849 off = 1;
1850
1851 if (section)
1852 return -ERANGE;
1853
1854 off += chip->ecc.total;
1855 if (off >= mtd->oobsize)
1856 return -ERANGE;
1857
1858 oobregion->offset = off;
1859 oobregion->length = mtd->oobsize - off;
1860
1861 return 0;
1862}
1863
1864static const struct mtd_ooblayout_ops omap_ooblayout_ops = {
1865 .ecc = omap_ooblayout_ecc,
1866 .free = omap_ooblayout_free,
1867};
1868
1869static int omap_sw_ooblayout_ecc(struct mtd_info *mtd, int section,
1870 struct mtd_oob_region *oobregion)
1871{
1872 struct nand_chip *chip = mtd_to_nand(mtd);
1873 int off = BADBLOCK_MARKER_LENGTH;
1874
1875 if (section >= chip->ecc.steps)
1876 return -ERANGE;
1877
1878 /*
1879 * When SW correction is employed, one OMAP specific marker byte is
1880 * reserved after each ECC step.
1881 */
1882 oobregion->offset = off + (section * (chip->ecc.bytes + 1));
1883 oobregion->length = chip->ecc.bytes;
1884
1885 return 0;
1886}
1887
1888static int omap_sw_ooblayout_free(struct mtd_info *mtd, int section,
1889 struct mtd_oob_region *oobregion)
1890{
1891 struct nand_chip *chip = mtd_to_nand(mtd);
1892 int off = BADBLOCK_MARKER_LENGTH;
1893
1894 if (section)
1895 return -ERANGE;
1896
1897 /*
1898 * When SW correction is employed, one OMAP specific marker byte is
1899 * reserved after each ECC step.
1900 */
1901 off += ((chip->ecc.bytes + 1) * chip->ecc.steps);
1902 if (off >= mtd->oobsize)
1903 return -ERANGE;
1904
1905 oobregion->offset = off;
1906 oobregion->length = mtd->oobsize - off;
1907
1908 return 0;
1909}
1910
1911static const struct mtd_ooblayout_ops omap_sw_ooblayout_ops = {
1912 .ecc = omap_sw_ooblayout_ecc,
1913 .free = omap_sw_ooblayout_free,
1914};
1915
Miquel Raynale1e62552018-07-25 15:31:39 +02001916static int omap_nand_attach_chip(struct nand_chip *chip)
1917{
1918 struct mtd_info *mtd = nand_to_mtd(chip);
1919 struct omap_nand_info *info = mtd_to_omap(mtd);
1920 struct device *dev = &info->pdev->dev;
1921 int min_oobbytes = BADBLOCK_MARKER_LENGTH;
1922 int oobbytes_per_step;
1923 dma_cap_mask_t mask;
1924 int err;
1925
1926 if (chip->bbt_options & NAND_BBT_USE_FLASH)
1927 chip->bbt_options |= NAND_BBT_NO_OOB;
1928 else
1929 chip->options |= NAND_SKIP_BBTSCAN;
1930
1931 /* Re-populate low-level callbacks based on xfer modes */
1932 switch (info->xfer_type) {
1933 case NAND_OMAP_PREFETCH_POLLED:
1934 chip->read_buf = omap_read_buf_pref;
1935 chip->write_buf = omap_write_buf_pref;
1936 break;
1937
1938 case NAND_OMAP_POLLED:
1939 /* Use nand_base defaults for {read,write}_buf */
1940 break;
1941
1942 case NAND_OMAP_PREFETCH_DMA:
1943 dma_cap_zero(mask);
1944 dma_cap_set(DMA_SLAVE, mask);
1945 info->dma = dma_request_chan(dev, "rxtx");
1946
1947 if (IS_ERR(info->dma)) {
1948 dev_err(dev, "DMA engine request failed\n");
1949 return PTR_ERR(info->dma);
1950 } else {
1951 struct dma_slave_config cfg;
1952
1953 memset(&cfg, 0, sizeof(cfg));
1954 cfg.src_addr = info->phys_base;
1955 cfg.dst_addr = info->phys_base;
1956 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1957 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1958 cfg.src_maxburst = 16;
1959 cfg.dst_maxburst = 16;
1960 err = dmaengine_slave_config(info->dma, &cfg);
1961 if (err) {
1962 dev_err(dev,
1963 "DMA engine slave config failed: %d\n",
1964 err);
1965 return err;
1966 }
1967 chip->read_buf = omap_read_buf_dma_pref;
1968 chip->write_buf = omap_write_buf_dma_pref;
1969 }
1970 break;
1971
1972 case NAND_OMAP_PREFETCH_IRQ:
1973 info->gpmc_irq_fifo = platform_get_irq(info->pdev, 0);
1974 if (info->gpmc_irq_fifo <= 0) {
1975 dev_err(dev, "Error getting fifo IRQ\n");
1976 return -ENODEV;
1977 }
1978 err = devm_request_irq(dev, info->gpmc_irq_fifo,
1979 omap_nand_irq, IRQF_SHARED,
1980 "gpmc-nand-fifo", info);
1981 if (err) {
1982 dev_err(dev, "Requesting IRQ %d, error %d\n",
1983 info->gpmc_irq_fifo, err);
1984 info->gpmc_irq_fifo = 0;
1985 return err;
1986 }
1987
1988 info->gpmc_irq_count = platform_get_irq(info->pdev, 1);
1989 if (info->gpmc_irq_count <= 0) {
1990 dev_err(dev, "Error getting IRQ count\n");
1991 return -ENODEV;
1992 }
1993 err = devm_request_irq(dev, info->gpmc_irq_count,
1994 omap_nand_irq, IRQF_SHARED,
1995 "gpmc-nand-count", info);
1996 if (err) {
1997 dev_err(dev, "Requesting IRQ %d, error %d\n",
1998 info->gpmc_irq_count, err);
1999 info->gpmc_irq_count = 0;
2000 return err;
2001 }
2002
2003 chip->read_buf = omap_read_buf_irq_pref;
2004 chip->write_buf = omap_write_buf_irq_pref;
2005
2006 break;
2007
2008 default:
2009 dev_err(dev, "xfer_type %d not supported!\n", info->xfer_type);
2010 return -EINVAL;
2011 }
2012
2013 if (!omap2_nand_ecc_check(info))
2014 return -EINVAL;
2015
2016 /*
2017 * Bail out earlier to let NAND_ECC_SOFT code create its own
2018 * ooblayout instead of using ours.
2019 */
2020 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
2021 chip->ecc.mode = NAND_ECC_SOFT;
2022 chip->ecc.algo = NAND_ECC_HAMMING;
2023 return 0;
2024 }
2025
2026 /* Populate MTD interface based on ECC scheme */
2027 switch (info->ecc_opt) {
2028 case OMAP_ECC_HAM1_CODE_HW:
2029 dev_info(dev, "nand: using OMAP_ECC_HAM1_CODE_HW\n");
2030 chip->ecc.mode = NAND_ECC_HW;
2031 chip->ecc.bytes = 3;
2032 chip->ecc.size = 512;
2033 chip->ecc.strength = 1;
2034 chip->ecc.calculate = omap_calculate_ecc;
2035 chip->ecc.hwctl = omap_enable_hwecc;
2036 chip->ecc.correct = omap_correct_data;
2037 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2038 oobbytes_per_step = chip->ecc.bytes;
2039
2040 if (!(chip->options & NAND_BUSWIDTH_16))
2041 min_oobbytes = 1;
2042
2043 break;
2044
2045 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
2046 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
2047 chip->ecc.mode = NAND_ECC_HW;
2048 chip->ecc.size = 512;
2049 chip->ecc.bytes = 7;
2050 chip->ecc.strength = 4;
2051 chip->ecc.hwctl = omap_enable_hwecc_bch;
2052 chip->ecc.correct = nand_bch_correct_data;
2053 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2054 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2055 /* Reserve one byte for the OMAP marker */
2056 oobbytes_per_step = chip->ecc.bytes + 1;
2057 /* Software BCH library is used for locating errors */
2058 chip->ecc.priv = nand_bch_init(mtd);
2059 if (!chip->ecc.priv) {
2060 dev_err(dev, "Unable to use BCH library\n");
2061 return -EINVAL;
2062 }
2063 break;
2064
2065 case OMAP_ECC_BCH4_CODE_HW:
2066 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
2067 chip->ecc.mode = NAND_ECC_HW;
2068 chip->ecc.size = 512;
2069 /* 14th bit is kept reserved for ROM-code compatibility */
2070 chip->ecc.bytes = 7 + 1;
2071 chip->ecc.strength = 4;
2072 chip->ecc.hwctl = omap_enable_hwecc_bch;
2073 chip->ecc.correct = omap_elm_correct_data;
2074 chip->ecc.read_page = omap_read_page_bch;
2075 chip->ecc.write_page = omap_write_page_bch;
2076 chip->ecc.write_subpage = omap_write_subpage_bch;
2077 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2078 oobbytes_per_step = chip->ecc.bytes;
2079
2080 err = elm_config(info->elm_dev, BCH4_ECC,
2081 mtd->writesize / chip->ecc.size,
2082 chip->ecc.size, chip->ecc.bytes);
2083 if (err < 0)
2084 return err;
2085 break;
2086
2087 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
2088 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
2089 chip->ecc.mode = NAND_ECC_HW;
2090 chip->ecc.size = 512;
2091 chip->ecc.bytes = 13;
2092 chip->ecc.strength = 8;
2093 chip->ecc.hwctl = omap_enable_hwecc_bch;
2094 chip->ecc.correct = nand_bch_correct_data;
2095 chip->ecc.calculate = omap_calculate_ecc_bch_sw;
2096 mtd_set_ooblayout(mtd, &omap_sw_ooblayout_ops);
2097 /* Reserve one byte for the OMAP marker */
2098 oobbytes_per_step = chip->ecc.bytes + 1;
2099 /* Software BCH library is used for locating errors */
2100 chip->ecc.priv = nand_bch_init(mtd);
2101 if (!chip->ecc.priv) {
2102 dev_err(dev, "unable to use BCH library\n");
2103 return -EINVAL;
2104 }
2105 break;
2106
2107 case OMAP_ECC_BCH8_CODE_HW:
2108 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
2109 chip->ecc.mode = NAND_ECC_HW;
2110 chip->ecc.size = 512;
2111 /* 14th bit is kept reserved for ROM-code compatibility */
2112 chip->ecc.bytes = 13 + 1;
2113 chip->ecc.strength = 8;
2114 chip->ecc.hwctl = omap_enable_hwecc_bch;
2115 chip->ecc.correct = omap_elm_correct_data;
2116 chip->ecc.read_page = omap_read_page_bch;
2117 chip->ecc.write_page = omap_write_page_bch;
2118 chip->ecc.write_subpage = omap_write_subpage_bch;
2119 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2120 oobbytes_per_step = chip->ecc.bytes;
2121
2122 err = elm_config(info->elm_dev, BCH8_ECC,
2123 mtd->writesize / chip->ecc.size,
2124 chip->ecc.size, chip->ecc.bytes);
2125 if (err < 0)
2126 return err;
2127
2128 break;
2129
2130 case OMAP_ECC_BCH16_CODE_HW:
2131 pr_info("Using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
2132 chip->ecc.mode = NAND_ECC_HW;
2133 chip->ecc.size = 512;
2134 chip->ecc.bytes = 26;
2135 chip->ecc.strength = 16;
2136 chip->ecc.hwctl = omap_enable_hwecc_bch;
2137 chip->ecc.correct = omap_elm_correct_data;
2138 chip->ecc.read_page = omap_read_page_bch;
2139 chip->ecc.write_page = omap_write_page_bch;
2140 chip->ecc.write_subpage = omap_write_subpage_bch;
2141 mtd_set_ooblayout(mtd, &omap_ooblayout_ops);
2142 oobbytes_per_step = chip->ecc.bytes;
2143
2144 err = elm_config(info->elm_dev, BCH16_ECC,
2145 mtd->writesize / chip->ecc.size,
2146 chip->ecc.size, chip->ecc.bytes);
2147 if (err < 0)
2148 return err;
2149
2150 break;
2151 default:
2152 dev_err(dev, "Invalid or unsupported ECC scheme\n");
2153 return -EINVAL;
2154 }
2155
2156 /* Check if NAND device's OOB is enough to store ECC signatures */
2157 min_oobbytes += (oobbytes_per_step *
2158 (mtd->writesize / chip->ecc.size));
2159 if (mtd->oobsize < min_oobbytes) {
2160 dev_err(dev,
2161 "Not enough OOB bytes: required = %d, available=%d\n",
2162 min_oobbytes, mtd->oobsize);
2163 return -EINVAL;
2164 }
2165
2166 return 0;
2167}
2168
2169static const struct nand_controller_ops omap_nand_controller_ops = {
2170 .attach_chip = omap_nand_attach_chip,
2171};
2172
2173/* Shared among all NAND instances to synchronize access to the ECC Engine */
2174static struct nand_controller omap_gpmc_controller = {
2175 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
2176 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
2177 .ops = &omap_nand_controller_ops,
2178};
2179
Bill Pemberton06f25512012-11-19 13:23:07 -05002180static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07002181{
2182 struct omap_nand_info *info;
Pekon Gupta633deb52013-10-24 18:20:19 +05302183 struct mtd_info *mtd;
2184 struct nand_chip *nand_chip;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002185 int err;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002186 struct resource *res;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002187 struct device *dev = &pdev->dev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002188
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302189 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
2190 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002191 if (!info)
2192 return -ENOMEM;
2193
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002194 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002195
Ladislav Michl086c3212017-10-10 14:38:07 +02002196 err = omap_get_dt_info(dev, info);
2197 if (err)
2198 return err;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002199
Roger Quadrosc509aef2015-08-05 14:01:50 +03002200 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
2201 if (!info->ops) {
2202 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
2203 return -ENODEV;
2204 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03002205
Boris BREZILLON432420c2015-12-10 09:00:16 +01002206 nand_chip = &info->nand;
2207 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02002208 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302209 nand_chip->ecc.priv = NULL;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002210 nand_set_flash_node(nand_chip, dev->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002211
Roger Quadros2d283ed2017-03-30 10:37:50 +03002212 if (!mtd->name) {
2213 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
2214 "omap2-nand.%d", info->gpmc_cs);
2215 if (!mtd->name) {
2216 dev_err(&pdev->dev, "Failed to set MTD name\n");
2217 return -ENOMEM;
2218 }
2219 }
2220
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002221 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09002222 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
2223 if (IS_ERR(nand_chip->IO_ADDR_R))
2224 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002225
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07002226 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05302227
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01002228 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002229
Pekon Gupta633deb52013-10-24 18:20:19 +05302230 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
2231 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002232
Roger Quadros10f22ee2015-08-06 17:39:35 +03002233 info->ready_gpiod = devm_gpiod_get_optional(&pdev->dev, "rb",
2234 GPIOD_IN);
2235 if (IS_ERR(info->ready_gpiod)) {
2236 dev_err(dev, "failed to get ready gpio\n");
2237 return PTR_ERR(info->ready_gpiod);
2238 }
2239
Vimal Singh67ce04b2009-05-12 13:47:03 -07002240 /*
2241 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02002242 * function and the generic nand_wait function which reads the status
2243 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07002244 * chip delay which is slightly more than tR (AC Timing) of the NAND
2245 * device and read status register until you get a failure or success
2246 */
Roger Quadros10f22ee2015-08-06 17:39:35 +03002247 if (info->ready_gpiod) {
Pekon Gupta633deb52013-10-24 18:20:19 +05302248 nand_chip->dev_ready = omap_dev_ready;
2249 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002250 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05302251 nand_chip->waitfunc = omap_wait;
2252 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002253 }
2254
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002255 if (info->flash_bbt)
Boris Brezillonf6798882016-04-19 20:29:58 +02002256 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03002257
Pekon Guptaf18befb2013-10-24 18:20:20 +05302258 /* scan NAND device connected to chip controller */
Roger Quadros01b95fc2014-05-20 22:29:28 +03002259 nand_chip->options |= info->devsize & NAND_BUSWIDTH_16;
Pekon Guptaf18befb2013-10-24 18:20:20 +05302260
Boris Brezillon00ad3782018-09-06 14:05:14 +02002261 err = nand_scan(nand_chip, 1);
Masahiro Yamadabd93a3a2016-11-04 19:43:04 +09002262 if (err)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302263 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002264
Ladislav Michl086c3212017-10-10 14:38:07 +02002265 err = mtd_device_register(mtd, NULL, 0);
2266 if (err)
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002267 goto cleanup_nand;
Vimal Singh67ce04b2009-05-12 13:47:03 -07002268
Pekon Gupta633deb52013-10-24 18:20:19 +05302269 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002270
2271 return 0;
2272
Miquel Raynal122bb3c2018-03-21 14:01:51 +01002273cleanup_nand:
2274 nand_cleanup(nand_chip);
2275
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302276return_error:
Roger Quadrosa93295a2016-08-15 10:47:39 +03002277 if (!IS_ERR_OR_NULL(info->dma))
Russell King763e7352012-04-25 00:16:00 +01002278 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302279 if (nand_chip->ecc.priv) {
2280 nand_bch_free(nand_chip->ecc.priv);
2281 nand_chip->ecc.priv = NULL;
2282 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002283 return err;
2284}
2285
2286static int omap_nand_remove(struct platform_device *pdev)
2287{
2288 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002289 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002290 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302291 if (nand_chip->ecc.priv) {
2292 nand_bch_free(nand_chip->ecc.priv);
2293 nand_chip->ecc.priv = NULL;
2294 }
Russell King763e7352012-04-25 00:16:00 +01002295 if (info->dma)
2296 dma_release_channel(info->dma);
Boris Brezillon59ac2762018-09-06 14:05:15 +02002297 nand_release(nand_chip);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002298 return 0;
2299}
2300
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002301static const struct of_device_id omap_nand_ids[] = {
2302 { .compatible = "ti,omap2-nand", },
2303 {},
2304};
Javier Martinez Canillasb156b7f2016-10-17 13:19:37 -03002305MODULE_DEVICE_TABLE(of, omap_nand_ids);
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002306
Vimal Singh67ce04b2009-05-12 13:47:03 -07002307static struct platform_driver omap_nand_driver = {
2308 .probe = omap_nand_probe,
2309 .remove = omap_nand_remove,
2310 .driver = {
2311 .name = DRIVER_NAME,
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002312 .of_match_table = of_match_ptr(omap_nand_ids),
Vimal Singh67ce04b2009-05-12 13:47:03 -07002313 },
2314};
2315
Axel Linf99640d2011-11-27 20:45:03 +08002316module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002317
Axel Linc804c732011-03-07 11:04:24 +08002318MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002319MODULE_LICENSE("GPL");
2320MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");