blob: 160acdff7d86881714cb55c78be3f410b258a0da [file] [log] [blame]
Archit Tanejac76b78d2016-02-03 14:29:50 +05301/*
2 * Copyright (c) 2016, The Linux Foundation. All rights reserved.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/clk.h>
15#include <linux/slab.h>
16#include <linux/bitops.h>
17#include <linux/dma-mapping.h>
18#include <linux/dmaengine.h>
19#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020020#include <linux/mtd/rawnand.h>
Archit Tanejac76b78d2016-02-03 14:29:50 +053021#include <linux/mtd/partitions.h>
22#include <linux/of.h>
23#include <linux/of_device.h>
Archit Tanejac76b78d2016-02-03 14:29:50 +053024#include <linux/delay.h>
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +053025#include <linux/dma/qcom_bam_dma.h>
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010026#include <linux/dma-direct.h> /* XXX: drivers shall never use this directly! */
Archit Tanejac76b78d2016-02-03 14:29:50 +053027
28/* NANDc reg offsets */
29#define NAND_FLASH_CMD 0x00
30#define NAND_ADDR0 0x04
31#define NAND_ADDR1 0x08
32#define NAND_FLASH_CHIP_SELECT 0x0c
33#define NAND_EXEC_CMD 0x10
34#define NAND_FLASH_STATUS 0x14
35#define NAND_BUFFER_STATUS 0x18
36#define NAND_DEV0_CFG0 0x20
37#define NAND_DEV0_CFG1 0x24
38#define NAND_DEV0_ECC_CFG 0x28
39#define NAND_DEV1_ECC_CFG 0x2c
40#define NAND_DEV1_CFG0 0x30
41#define NAND_DEV1_CFG1 0x34
42#define NAND_READ_ID 0x40
43#define NAND_READ_STATUS 0x44
44#define NAND_DEV_CMD0 0xa0
45#define NAND_DEV_CMD1 0xa4
46#define NAND_DEV_CMD2 0xa8
47#define NAND_DEV_CMD_VLD 0xac
48#define SFLASHC_BURST_CFG 0xe0
49#define NAND_ERASED_CW_DETECT_CFG 0xe8
50#define NAND_ERASED_CW_DETECT_STATUS 0xec
51#define NAND_EBI2_ECC_BUF_CFG 0xf0
52#define FLASH_BUF_ACC 0x100
53
54#define NAND_CTRL 0xf00
55#define NAND_VERSION 0xf08
56#define NAND_READ_LOCATION_0 0xf20
57#define NAND_READ_LOCATION_1 0xf24
Abhishek Sahu91af95c2017-08-17 17:37:43 +053058#define NAND_READ_LOCATION_2 0xf28
59#define NAND_READ_LOCATION_3 0xf2c
Archit Tanejac76b78d2016-02-03 14:29:50 +053060
61/* dummy register offsets, used by write_reg_dma */
62#define NAND_DEV_CMD1_RESTORE 0xdead
63#define NAND_DEV_CMD_VLD_RESTORE 0xbeef
64
65/* NAND_FLASH_CMD bits */
66#define PAGE_ACC BIT(4)
67#define LAST_PAGE BIT(5)
68
69/* NAND_FLASH_CHIP_SELECT bits */
70#define NAND_DEV_SEL 0
71#define DM_EN BIT(2)
72
73/* NAND_FLASH_STATUS bits */
74#define FS_OP_ERR BIT(4)
75#define FS_READY_BSY_N BIT(5)
76#define FS_MPU_ERR BIT(8)
77#define FS_DEVICE_STS_ERR BIT(16)
78#define FS_DEVICE_WP BIT(23)
79
80/* NAND_BUFFER_STATUS bits */
81#define BS_UNCORRECTABLE_BIT BIT(8)
82#define BS_CORRECTABLE_ERR_MSK 0x1f
83
84/* NAND_DEVn_CFG0 bits */
85#define DISABLE_STATUS_AFTER_WRITE 4
86#define CW_PER_PAGE 6
87#define UD_SIZE_BYTES 9
88#define ECC_PARITY_SIZE_BYTES_RS 19
89#define SPARE_SIZE_BYTES 23
90#define NUM_ADDR_CYCLES 27
91#define STATUS_BFR_READ 30
92#define SET_RD_MODE_AFTER_STATUS 31
93
94/* NAND_DEVn_CFG0 bits */
95#define DEV0_CFG1_ECC_DISABLE 0
96#define WIDE_FLASH 1
97#define NAND_RECOVERY_CYCLES 2
98#define CS_ACTIVE_BSY 5
99#define BAD_BLOCK_BYTE_NUM 6
100#define BAD_BLOCK_IN_SPARE_AREA 16
101#define WR_RD_BSY_GAP 17
102#define ENABLE_BCH_ECC 27
103
104/* NAND_DEV0_ECC_CFG bits */
105#define ECC_CFG_ECC_DISABLE 0
106#define ECC_SW_RESET 1
107#define ECC_MODE 4
108#define ECC_PARITY_SIZE_BYTES_BCH 8
109#define ECC_NUM_DATA_BYTES 16
110#define ECC_FORCE_CLK_OPEN 30
111
112/* NAND_DEV_CMD1 bits */
113#define READ_ADDR 0
114
115/* NAND_DEV_CMD_VLD bits */
Abhishek Sahud8a9b322017-08-11 17:09:16 +0530116#define READ_START_VLD BIT(0)
117#define READ_STOP_VLD BIT(1)
118#define WRITE_START_VLD BIT(2)
119#define ERASE_START_VLD BIT(3)
120#define SEQ_READ_START_VLD BIT(4)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530121
122/* NAND_EBI2_ECC_BUF_CFG bits */
123#define NUM_STEPS 0
124
125/* NAND_ERASED_CW_DETECT_CFG bits */
126#define ERASED_CW_ECC_MASK 1
127#define AUTO_DETECT_RES 0
128#define MASK_ECC (1 << ERASED_CW_ECC_MASK)
129#define RESET_ERASED_DET (1 << AUTO_DETECT_RES)
130#define ACTIVE_ERASED_DET (0 << AUTO_DETECT_RES)
131#define CLR_ERASED_PAGE_DET (RESET_ERASED_DET | MASK_ECC)
132#define SET_ERASED_PAGE_DET (ACTIVE_ERASED_DET | MASK_ECC)
133
134/* NAND_ERASED_CW_DETECT_STATUS bits */
135#define PAGE_ALL_ERASED BIT(7)
136#define CODEWORD_ALL_ERASED BIT(6)
137#define PAGE_ERASED BIT(5)
138#define CODEWORD_ERASED BIT(4)
139#define ERASED_PAGE (PAGE_ALL_ERASED | PAGE_ERASED)
140#define ERASED_CW (CODEWORD_ALL_ERASED | CODEWORD_ERASED)
141
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530142/* NAND_READ_LOCATION_n bits */
143#define READ_LOCATION_OFFSET 0
144#define READ_LOCATION_SIZE 16
145#define READ_LOCATION_LAST 31
146
Archit Tanejac76b78d2016-02-03 14:29:50 +0530147/* Version Mask */
148#define NAND_VERSION_MAJOR_MASK 0xf0000000
149#define NAND_VERSION_MAJOR_SHIFT 28
150#define NAND_VERSION_MINOR_MASK 0x0fff0000
151#define NAND_VERSION_MINOR_SHIFT 16
152
153/* NAND OP_CMDs */
154#define PAGE_READ 0x2
155#define PAGE_READ_WITH_ECC 0x3
156#define PAGE_READ_WITH_ECC_SPARE 0x4
157#define PROGRAM_PAGE 0x6
158#define PAGE_PROGRAM_WITH_ECC 0x7
159#define PROGRAM_PAGE_SPARE 0x9
160#define BLOCK_ERASE 0xa
161#define FETCH_ID 0xb
162#define RESET_DEVICE 0xd
163
Abhishek Sahud8a9b322017-08-11 17:09:16 +0530164/* Default Value for NAND_DEV_CMD_VLD */
165#define NAND_DEV_CMD_VLD_VAL (READ_START_VLD | WRITE_START_VLD | \
166 ERASE_START_VLD | SEQ_READ_START_VLD)
167
Abhishek Sahu9d43f912017-08-17 17:37:45 +0530168/* NAND_CTRL bits */
169#define BAM_MODE_EN BIT(0)
170
Archit Tanejac76b78d2016-02-03 14:29:50 +0530171/*
172 * the NAND controller performs reads/writes with ECC in 516 byte chunks.
173 * the driver calls the chunks 'step' or 'codeword' interchangeably
174 */
175#define NANDC_STEP_SIZE 512
176
177/*
178 * the largest page size we support is 8K, this will have 16 steps/codewords
179 * of 512 bytes each
180 */
181#define MAX_NUM_STEPS (SZ_8K / NANDC_STEP_SIZE)
182
183/* we read at most 3 registers per codeword scan */
184#define MAX_REG_RD (3 * MAX_NUM_STEPS)
185
186/* ECC modes supported by the controller */
187#define ECC_NONE BIT(0)
188#define ECC_RS_4BIT BIT(1)
189#define ECC_BCH_4BIT BIT(2)
190#define ECC_BCH_8BIT BIT(3)
191
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530192#define nandc_set_read_loc(nandc, reg, offset, size, is_last) \
193nandc_set_reg(nandc, NAND_READ_LOCATION_##reg, \
194 ((offset) << READ_LOCATION_OFFSET) | \
195 ((size) << READ_LOCATION_SIZE) | \
196 ((is_last) << READ_LOCATION_LAST))
197
Abhishek Sahucc409b92017-08-17 17:37:47 +0530198/*
199 * Returns the actual register address for all NAND_DEV_ registers
200 * (i.e. NAND_DEV_CMD0, NAND_DEV_CMD1, NAND_DEV_CMD2 and NAND_DEV_CMD_VLD)
201 */
202#define dev_cmd_reg_addr(nandc, reg) ((nandc)->props->dev_cmd_reg_start + (reg))
203
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530204/* Returns the NAND register physical address */
205#define nandc_reg_phys(chip, offset) ((chip)->base_phys + (offset))
206
207/* Returns the dma address for reg read buffer */
208#define reg_buf_dma_addr(chip, vaddr) \
209 ((chip)->reg_read_dma + \
210 ((uint8_t *)(vaddr) - (uint8_t *)(chip)->reg_read_buf))
211
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530212#define QPIC_PER_CW_CMD_ELEMENTS 32
Abhishek Sahucb80f112017-08-17 17:37:40 +0530213#define QPIC_PER_CW_CMD_SGL 32
214#define QPIC_PER_CW_DATA_SGL 8
215
Abhishek Sahu6f200702018-06-20 12:57:33 +0530216#define QPIC_NAND_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
217
Abhishek Sahucb80f112017-08-17 17:37:40 +0530218/*
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530219 * Flags used in DMA descriptor preparation helper functions
220 * (i.e. read_reg_dma/write_reg_dma/read_data_dma/write_data_dma)
221 */
222/* Don't set the EOT in current tx BAM sgl */
223#define NAND_BAM_NO_EOT BIT(0)
224/* Set the NWD flag in current BAM sgl */
225#define NAND_BAM_NWD BIT(1)
226/* Finish writing in the current BAM sgl and start writing in another BAM sgl */
227#define NAND_BAM_NEXT_SGL BIT(2)
Abhishek Sahua86b9c42017-08-17 17:37:44 +0530228/*
229 * Erased codeword status is being used two times in single transfer so this
230 * flag will determine the current value of erased codeword status register
231 */
232#define NAND_ERASED_CW_SET BIT(4)
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530233
234/*
Abhishek Sahucb80f112017-08-17 17:37:40 +0530235 * This data type corresponds to the BAM transaction which will be used for all
236 * NAND transfers.
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530237 * @bam_ce - the array of BAM command elements
Abhishek Sahucb80f112017-08-17 17:37:40 +0530238 * @cmd_sgl - sgl for NAND BAM command pipe
239 * @data_sgl - sgl for NAND BAM consumer/producer pipe
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530240 * @bam_ce_pos - the index in bam_ce which is available for next sgl
241 * @bam_ce_start - the index in bam_ce which marks the start position ce
242 * for current sgl. It will be used for size calculation
243 * for current sgl
Abhishek Sahucb80f112017-08-17 17:37:40 +0530244 * @cmd_sgl_pos - current index in command sgl.
245 * @cmd_sgl_start - start index in command sgl.
246 * @tx_sgl_pos - current index in data sgl for tx.
247 * @tx_sgl_start - start index in data sgl for tx.
248 * @rx_sgl_pos - current index in data sgl for rx.
249 * @rx_sgl_start - start index in data sgl for rx.
Abhishek Sahu6f200702018-06-20 12:57:33 +0530250 * @wait_second_completion - wait for second DMA desc completion before making
251 * the NAND transfer completion.
252 * @txn_done - completion for NAND transfer.
253 * @last_data_desc - last DMA desc in data channel (tx/rx).
254 * @last_cmd_desc - last DMA desc in command channel.
Abhishek Sahucb80f112017-08-17 17:37:40 +0530255 */
256struct bam_transaction {
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530257 struct bam_cmd_element *bam_ce;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530258 struct scatterlist *cmd_sgl;
259 struct scatterlist *data_sgl;
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530260 u32 bam_ce_pos;
261 u32 bam_ce_start;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530262 u32 cmd_sgl_pos;
263 u32 cmd_sgl_start;
264 u32 tx_sgl_pos;
265 u32 tx_sgl_start;
266 u32 rx_sgl_pos;
267 u32 rx_sgl_start;
Abhishek Sahu6f200702018-06-20 12:57:33 +0530268 bool wait_second_completion;
269 struct completion txn_done;
270 struct dma_async_tx_descriptor *last_data_desc;
271 struct dma_async_tx_descriptor *last_cmd_desc;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530272};
273
Abhishek Sahu381dd242017-08-17 17:37:41 +0530274/*
275 * This data type corresponds to the nand dma descriptor
276 * @list - list for desc_info
277 * @dir - DMA transfer direction
278 * @adm_sgl - sgl which will be used for single sgl dma descriptor. Only used by
279 * ADM
280 * @bam_sgl - sgl which will be used for dma descriptor. Only used by BAM
281 * @sgl_cnt - number of SGL in bam_sgl. Only used by BAM
282 * @dma_desc - low level DMA engine descriptor
283 */
Archit Tanejac76b78d2016-02-03 14:29:50 +0530284struct desc_info {
285 struct list_head node;
286
287 enum dma_data_direction dir;
Abhishek Sahu381dd242017-08-17 17:37:41 +0530288 union {
289 struct scatterlist adm_sgl;
290 struct {
291 struct scatterlist *bam_sgl;
292 int sgl_cnt;
293 };
294 };
Archit Tanejac76b78d2016-02-03 14:29:50 +0530295 struct dma_async_tx_descriptor *dma_desc;
296};
297
298/*
299 * holds the current register values that we want to write. acts as a contiguous
300 * chunk of memory which we use to write the controller registers through DMA.
301 */
302struct nandc_regs {
303 __le32 cmd;
304 __le32 addr0;
305 __le32 addr1;
306 __le32 chip_sel;
307 __le32 exec;
308
309 __le32 cfg0;
310 __le32 cfg1;
311 __le32 ecc_bch_cfg;
312
313 __le32 clrflashstatus;
314 __le32 clrreadstatus;
315
316 __le32 cmd1;
317 __le32 vld;
318
319 __le32 orig_cmd1;
320 __le32 orig_vld;
321
322 __le32 ecc_buf_cfg;
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530323 __le32 read_location0;
324 __le32 read_location1;
325 __le32 read_location2;
326 __le32 read_location3;
327
Abhishek Sahua86b9c42017-08-17 17:37:44 +0530328 __le32 erased_cw_detect_cfg_clr;
329 __le32 erased_cw_detect_cfg_set;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530330};
331
332/*
333 * NAND controller data struct
334 *
335 * @controller: base controller structure
336 * @host_list: list containing all the chips attached to the
337 * controller
338 * @dev: parent device
339 * @base: MMIO base
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530340 * @base_phys: physical base address of controller registers
341 * @base_dma: dma base address of controller registers
Archit Tanejac76b78d2016-02-03 14:29:50 +0530342 * @core_clk: controller clock
343 * @aon_clk: another controller clock
344 *
345 * @chan: dma channel
346 * @cmd_crci: ADM DMA CRCI for command flow control
347 * @data_crci: ADM DMA CRCI for data flow control
348 * @desc_list: DMA descriptor list (list of desc_infos)
349 *
350 * @data_buffer: our local DMA buffer for page read/writes,
351 * used when we can't use the buffer provided
352 * by upper layers directly
353 * @buf_size/count/start: markers for chip->read_buf/write_buf functions
354 * @reg_read_buf: local buffer for reading back registers via DMA
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530355 * @reg_read_dma: contains dma address for register read buffer
Archit Tanejac76b78d2016-02-03 14:29:50 +0530356 * @reg_read_pos: marker for data read in reg_read_buf
357 *
358 * @regs: a contiguous chunk of memory for DMA register
359 * writes. contains the register values to be
360 * written to controller
361 * @cmd1/vld: some fixed controller register values
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530362 * @props: properties of current NAND controller,
Archit Tanejac76b78d2016-02-03 14:29:50 +0530363 * initialized via DT match data
Abhishek Sahucb80f112017-08-17 17:37:40 +0530364 * @max_cwperpage: maximum QPIC codewords required. calculated
365 * from all connected NAND devices pagesize
Archit Tanejac76b78d2016-02-03 14:29:50 +0530366 */
367struct qcom_nand_controller {
368 struct nand_hw_control controller;
369 struct list_head host_list;
370
371 struct device *dev;
372
373 void __iomem *base;
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530374 phys_addr_t base_phys;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530375 dma_addr_t base_dma;
376
377 struct clk *core_clk;
378 struct clk *aon_clk;
379
Abhishek Sahu497d7d82017-08-11 17:09:19 +0530380 union {
381 /* will be used only by QPIC for BAM DMA */
382 struct {
383 struct dma_chan *tx_chan;
384 struct dma_chan *rx_chan;
385 struct dma_chan *cmd_chan;
386 };
387
388 /* will be used only by EBI2 for ADM DMA */
389 struct {
390 struct dma_chan *chan;
391 unsigned int cmd_crci;
392 unsigned int data_crci;
393 };
394 };
395
Archit Tanejac76b78d2016-02-03 14:29:50 +0530396 struct list_head desc_list;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530397 struct bam_transaction *bam_txn;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530398
399 u8 *data_buffer;
400 int buf_size;
401 int buf_count;
402 int buf_start;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530403 unsigned int max_cwperpage;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530404
405 __le32 *reg_read_buf;
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530406 dma_addr_t reg_read_dma;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530407 int reg_read_pos;
408
409 struct nandc_regs *regs;
410
411 u32 cmd1, vld;
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530412 const struct qcom_nandc_props *props;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530413};
414
415/*
416 * NAND chip structure
417 *
418 * @chip: base NAND chip structure
419 * @node: list node to add itself to host_list in
420 * qcom_nand_controller
421 *
422 * @cs: chip select value for this chip
423 * @cw_size: the number of bytes in a single step/codeword
424 * of a page, consisting of all data, ecc, spare
425 * and reserved bytes
426 * @cw_data: the number of bytes within a codeword protected
427 * by ECC
428 * @use_ecc: request the controller to use ECC for the
429 * upcoming read/write
430 * @bch_enabled: flag to tell whether BCH ECC mode is used
431 * @ecc_bytes_hw: ECC bytes used by controller hardware for this
432 * chip
433 * @status: value to be returned if NAND_CMD_STATUS command
434 * is executed
435 * @last_command: keeps track of last command on this chip. used
436 * for reading correct status
437 *
438 * @cfg0, cfg1, cfg0_raw..: NANDc register configurations needed for
439 * ecc/non-ecc mode for the current nand flash
440 * device
441 */
442struct qcom_nand_host {
443 struct nand_chip chip;
444 struct list_head node;
445
446 int cs;
447 int cw_size;
448 int cw_data;
449 bool use_ecc;
450 bool bch_enabled;
451 int ecc_bytes_hw;
452 int spare_bytes;
453 int bbm_size;
454 u8 status;
455 int last_command;
456
457 u32 cfg0, cfg1;
458 u32 cfg0_raw, cfg1_raw;
459 u32 ecc_buf_cfg;
460 u32 ecc_bch_cfg;
461 u32 clrflashstatus;
462 u32 clrreadstatus;
463};
464
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530465/*
466 * This data type corresponds to the NAND controller properties which varies
467 * among different NAND controllers.
468 * @ecc_modes - ecc mode for NAND
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +0530469 * @is_bam - whether NAND controller is using BAM
Abhishek Sahucc409b92017-08-17 17:37:47 +0530470 * @dev_cmd_reg_start - NAND_DEV_CMD_* registers starting offset
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530471 */
472struct qcom_nandc_props {
473 u32 ecc_modes;
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +0530474 bool is_bam;
Abhishek Sahucc409b92017-08-17 17:37:47 +0530475 u32 dev_cmd_reg_start;
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530476};
477
Abhishek Sahucb80f112017-08-17 17:37:40 +0530478/* Frees the BAM transaction memory */
479static void free_bam_transaction(struct qcom_nand_controller *nandc)
480{
481 struct bam_transaction *bam_txn = nandc->bam_txn;
482
483 devm_kfree(nandc->dev, bam_txn);
484}
485
486/* Allocates and Initializes the BAM transaction */
487static struct bam_transaction *
488alloc_bam_transaction(struct qcom_nand_controller *nandc)
489{
490 struct bam_transaction *bam_txn;
491 size_t bam_txn_size;
492 unsigned int num_cw = nandc->max_cwperpage;
493 void *bam_txn_buf;
494
495 bam_txn_size =
496 sizeof(*bam_txn) + num_cw *
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530497 ((sizeof(*bam_txn->bam_ce) * QPIC_PER_CW_CMD_ELEMENTS) +
498 (sizeof(*bam_txn->cmd_sgl) * QPIC_PER_CW_CMD_SGL) +
Abhishek Sahucb80f112017-08-17 17:37:40 +0530499 (sizeof(*bam_txn->data_sgl) * QPIC_PER_CW_DATA_SGL));
500
501 bam_txn_buf = devm_kzalloc(nandc->dev, bam_txn_size, GFP_KERNEL);
502 if (!bam_txn_buf)
503 return NULL;
504
505 bam_txn = bam_txn_buf;
506 bam_txn_buf += sizeof(*bam_txn);
507
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530508 bam_txn->bam_ce = bam_txn_buf;
509 bam_txn_buf +=
510 sizeof(*bam_txn->bam_ce) * QPIC_PER_CW_CMD_ELEMENTS * num_cw;
511
Abhishek Sahucb80f112017-08-17 17:37:40 +0530512 bam_txn->cmd_sgl = bam_txn_buf;
513 bam_txn_buf +=
514 sizeof(*bam_txn->cmd_sgl) * QPIC_PER_CW_CMD_SGL * num_cw;
515
516 bam_txn->data_sgl = bam_txn_buf;
517
Abhishek Sahu6f200702018-06-20 12:57:33 +0530518 init_completion(&bam_txn->txn_done);
519
Abhishek Sahucb80f112017-08-17 17:37:40 +0530520 return bam_txn;
521}
522
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530523/* Clears the BAM transaction indexes */
524static void clear_bam_transaction(struct qcom_nand_controller *nandc)
525{
526 struct bam_transaction *bam_txn = nandc->bam_txn;
527
528 if (!nandc->props->is_bam)
529 return;
530
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530531 bam_txn->bam_ce_pos = 0;
532 bam_txn->bam_ce_start = 0;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530533 bam_txn->cmd_sgl_pos = 0;
534 bam_txn->cmd_sgl_start = 0;
535 bam_txn->tx_sgl_pos = 0;
536 bam_txn->tx_sgl_start = 0;
537 bam_txn->rx_sgl_pos = 0;
538 bam_txn->rx_sgl_start = 0;
Abhishek Sahu6f200702018-06-20 12:57:33 +0530539 bam_txn->last_data_desc = NULL;
540 bam_txn->wait_second_completion = false;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530541
542 sg_init_table(bam_txn->cmd_sgl, nandc->max_cwperpage *
543 QPIC_PER_CW_CMD_SGL);
544 sg_init_table(bam_txn->data_sgl, nandc->max_cwperpage *
545 QPIC_PER_CW_DATA_SGL);
Abhishek Sahu6f200702018-06-20 12:57:33 +0530546
547 reinit_completion(&bam_txn->txn_done);
548}
549
550/* Callback for DMA descriptor completion */
551static void qpic_bam_dma_done(void *data)
552{
553 struct bam_transaction *bam_txn = data;
554
555 /*
556 * In case of data transfer with NAND, 2 callbacks will be generated.
557 * One for command channel and another one for data channel.
558 * If current transaction has data descriptors
559 * (i.e. wait_second_completion is true), then set this to false
560 * and wait for second DMA descriptor completion.
561 */
562 if (bam_txn->wait_second_completion)
563 bam_txn->wait_second_completion = false;
564 else
565 complete(&bam_txn->txn_done);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530566}
567
Archit Tanejac76b78d2016-02-03 14:29:50 +0530568static inline struct qcom_nand_host *to_qcom_nand_host(struct nand_chip *chip)
569{
570 return container_of(chip, struct qcom_nand_host, chip);
571}
572
573static inline struct qcom_nand_controller *
574get_qcom_nand_controller(struct nand_chip *chip)
575{
576 return container_of(chip->controller, struct qcom_nand_controller,
577 controller);
578}
579
580static inline u32 nandc_read(struct qcom_nand_controller *nandc, int offset)
581{
582 return ioread32(nandc->base + offset);
583}
584
585static inline void nandc_write(struct qcom_nand_controller *nandc, int offset,
586 u32 val)
587{
588 iowrite32(val, nandc->base + offset);
589}
590
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530591static inline void nandc_read_buffer_sync(struct qcom_nand_controller *nandc,
592 bool is_cpu)
593{
594 if (!nandc->props->is_bam)
595 return;
596
597 if (is_cpu)
598 dma_sync_single_for_cpu(nandc->dev, nandc->reg_read_dma,
599 MAX_REG_RD *
600 sizeof(*nandc->reg_read_buf),
601 DMA_FROM_DEVICE);
602 else
603 dma_sync_single_for_device(nandc->dev, nandc->reg_read_dma,
604 MAX_REG_RD *
605 sizeof(*nandc->reg_read_buf),
606 DMA_FROM_DEVICE);
607}
608
Archit Tanejac76b78d2016-02-03 14:29:50 +0530609static __le32 *offset_to_nandc_reg(struct nandc_regs *regs, int offset)
610{
611 switch (offset) {
612 case NAND_FLASH_CMD:
613 return &regs->cmd;
614 case NAND_ADDR0:
615 return &regs->addr0;
616 case NAND_ADDR1:
617 return &regs->addr1;
618 case NAND_FLASH_CHIP_SELECT:
619 return &regs->chip_sel;
620 case NAND_EXEC_CMD:
621 return &regs->exec;
622 case NAND_FLASH_STATUS:
623 return &regs->clrflashstatus;
624 case NAND_DEV0_CFG0:
625 return &regs->cfg0;
626 case NAND_DEV0_CFG1:
627 return &regs->cfg1;
628 case NAND_DEV0_ECC_CFG:
629 return &regs->ecc_bch_cfg;
630 case NAND_READ_STATUS:
631 return &regs->clrreadstatus;
632 case NAND_DEV_CMD1:
633 return &regs->cmd1;
634 case NAND_DEV_CMD1_RESTORE:
635 return &regs->orig_cmd1;
636 case NAND_DEV_CMD_VLD:
637 return &regs->vld;
638 case NAND_DEV_CMD_VLD_RESTORE:
639 return &regs->orig_vld;
640 case NAND_EBI2_ECC_BUF_CFG:
641 return &regs->ecc_buf_cfg;
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530642 case NAND_READ_LOCATION_0:
643 return &regs->read_location0;
644 case NAND_READ_LOCATION_1:
645 return &regs->read_location1;
646 case NAND_READ_LOCATION_2:
647 return &regs->read_location2;
648 case NAND_READ_LOCATION_3:
649 return &regs->read_location3;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530650 default:
651 return NULL;
652 }
653}
654
655static void nandc_set_reg(struct qcom_nand_controller *nandc, int offset,
656 u32 val)
657{
658 struct nandc_regs *regs = nandc->regs;
659 __le32 *reg;
660
661 reg = offset_to_nandc_reg(regs, offset);
662
663 if (reg)
664 *reg = cpu_to_le32(val);
665}
666
667/* helper to configure address register values */
668static void set_address(struct qcom_nand_host *host, u16 column, int page)
669{
670 struct nand_chip *chip = &host->chip;
671 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
672
673 if (chip->options & NAND_BUSWIDTH_16)
674 column >>= 1;
675
676 nandc_set_reg(nandc, NAND_ADDR0, page << 16 | column);
677 nandc_set_reg(nandc, NAND_ADDR1, page >> 16 & 0xff);
678}
679
680/*
681 * update_rw_regs: set up read/write register values, these will be
682 * written to the NAND controller registers via DMA
683 *
684 * @num_cw: number of steps for the read/write operation
685 * @read: read or write operation
686 */
687static void update_rw_regs(struct qcom_nand_host *host, int num_cw, bool read)
688{
689 struct nand_chip *chip = &host->chip;
690 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
691 u32 cmd, cfg0, cfg1, ecc_bch_cfg;
692
693 if (read) {
694 if (host->use_ecc)
695 cmd = PAGE_READ_WITH_ECC | PAGE_ACC | LAST_PAGE;
696 else
697 cmd = PAGE_READ | PAGE_ACC | LAST_PAGE;
698 } else {
699 cmd = PROGRAM_PAGE | PAGE_ACC | LAST_PAGE;
700 }
701
702 if (host->use_ecc) {
703 cfg0 = (host->cfg0 & ~(7U << CW_PER_PAGE)) |
704 (num_cw - 1) << CW_PER_PAGE;
705
706 cfg1 = host->cfg1;
707 ecc_bch_cfg = host->ecc_bch_cfg;
708 } else {
709 cfg0 = (host->cfg0_raw & ~(7U << CW_PER_PAGE)) |
710 (num_cw - 1) << CW_PER_PAGE;
711
712 cfg1 = host->cfg1_raw;
713 ecc_bch_cfg = 1 << ECC_CFG_ECC_DISABLE;
714 }
715
716 nandc_set_reg(nandc, NAND_FLASH_CMD, cmd);
717 nandc_set_reg(nandc, NAND_DEV0_CFG0, cfg0);
718 nandc_set_reg(nandc, NAND_DEV0_CFG1, cfg1);
719 nandc_set_reg(nandc, NAND_DEV0_ECC_CFG, ecc_bch_cfg);
720 nandc_set_reg(nandc, NAND_EBI2_ECC_BUF_CFG, host->ecc_buf_cfg);
721 nandc_set_reg(nandc, NAND_FLASH_STATUS, host->clrflashstatus);
722 nandc_set_reg(nandc, NAND_READ_STATUS, host->clrreadstatus);
723 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530724
725 if (read)
726 nandc_set_read_loc(nandc, 0, 0, host->use_ecc ?
727 host->cw_data : host->cw_size, 1);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530728}
729
Abhishek Sahu381dd242017-08-17 17:37:41 +0530730/*
731 * Maps the scatter gather list for DMA transfer and forms the DMA descriptor
732 * for BAM. This descriptor will be added in the NAND DMA descriptor queue
733 * which will be submitted to DMA engine.
734 */
735static int prepare_bam_async_desc(struct qcom_nand_controller *nandc,
736 struct dma_chan *chan,
737 unsigned long flags)
738{
739 struct desc_info *desc;
740 struct scatterlist *sgl;
741 unsigned int sgl_cnt;
742 int ret;
743 struct bam_transaction *bam_txn = nandc->bam_txn;
744 enum dma_transfer_direction dir_eng;
745 struct dma_async_tx_descriptor *dma_desc;
746
747 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
748 if (!desc)
749 return -ENOMEM;
750
751 if (chan == nandc->cmd_chan) {
752 sgl = &bam_txn->cmd_sgl[bam_txn->cmd_sgl_start];
753 sgl_cnt = bam_txn->cmd_sgl_pos - bam_txn->cmd_sgl_start;
754 bam_txn->cmd_sgl_start = bam_txn->cmd_sgl_pos;
755 dir_eng = DMA_MEM_TO_DEV;
756 desc->dir = DMA_TO_DEVICE;
757 } else if (chan == nandc->tx_chan) {
758 sgl = &bam_txn->data_sgl[bam_txn->tx_sgl_start];
759 sgl_cnt = bam_txn->tx_sgl_pos - bam_txn->tx_sgl_start;
760 bam_txn->tx_sgl_start = bam_txn->tx_sgl_pos;
761 dir_eng = DMA_MEM_TO_DEV;
762 desc->dir = DMA_TO_DEVICE;
763 } else {
764 sgl = &bam_txn->data_sgl[bam_txn->rx_sgl_start];
765 sgl_cnt = bam_txn->rx_sgl_pos - bam_txn->rx_sgl_start;
766 bam_txn->rx_sgl_start = bam_txn->rx_sgl_pos;
767 dir_eng = DMA_DEV_TO_MEM;
768 desc->dir = DMA_FROM_DEVICE;
769 }
770
771 sg_mark_end(sgl + sgl_cnt - 1);
772 ret = dma_map_sg(nandc->dev, sgl, sgl_cnt, desc->dir);
773 if (ret == 0) {
774 dev_err(nandc->dev, "failure in mapping desc\n");
775 kfree(desc);
776 return -ENOMEM;
777 }
778
779 desc->sgl_cnt = sgl_cnt;
780 desc->bam_sgl = sgl;
781
782 dma_desc = dmaengine_prep_slave_sg(chan, sgl, sgl_cnt, dir_eng,
783 flags);
784
785 if (!dma_desc) {
786 dev_err(nandc->dev, "failure in prep desc\n");
787 dma_unmap_sg(nandc->dev, sgl, sgl_cnt, desc->dir);
788 kfree(desc);
789 return -EINVAL;
790 }
791
792 desc->dma_desc = dma_desc;
793
Abhishek Sahu6f200702018-06-20 12:57:33 +0530794 /* update last data/command descriptor */
795 if (chan == nandc->cmd_chan)
796 bam_txn->last_cmd_desc = dma_desc;
797 else
798 bam_txn->last_data_desc = dma_desc;
799
Abhishek Sahu381dd242017-08-17 17:37:41 +0530800 list_add_tail(&desc->node, &nandc->desc_list);
801
802 return 0;
803}
804
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530805/*
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530806 * Prepares the command descriptor for BAM DMA which will be used for NAND
807 * register reads and writes. The command descriptor requires the command
808 * to be formed in command element type so this function uses the command
809 * element from bam transaction ce array and fills the same with required
810 * data. A single SGL can contain multiple command elements so
811 * NAND_BAM_NEXT_SGL will be used for starting the separate SGL
812 * after the current command element.
813 */
814static int prep_bam_dma_desc_cmd(struct qcom_nand_controller *nandc, bool read,
815 int reg_off, const void *vaddr,
816 int size, unsigned int flags)
817{
818 int bam_ce_size;
819 int i, ret;
820 struct bam_cmd_element *bam_ce_buffer;
821 struct bam_transaction *bam_txn = nandc->bam_txn;
822
823 bam_ce_buffer = &bam_txn->bam_ce[bam_txn->bam_ce_pos];
824
825 /* fill the command desc */
826 for (i = 0; i < size; i++) {
827 if (read)
828 bam_prep_ce(&bam_ce_buffer[i],
829 nandc_reg_phys(nandc, reg_off + 4 * i),
830 BAM_READ_COMMAND,
831 reg_buf_dma_addr(nandc,
832 (__le32 *)vaddr + i));
833 else
834 bam_prep_ce_le32(&bam_ce_buffer[i],
835 nandc_reg_phys(nandc, reg_off + 4 * i),
836 BAM_WRITE_COMMAND,
837 *((__le32 *)vaddr + i));
838 }
839
840 bam_txn->bam_ce_pos += size;
841
842 /* use the separate sgl after this command */
843 if (flags & NAND_BAM_NEXT_SGL) {
844 bam_ce_buffer = &bam_txn->bam_ce[bam_txn->bam_ce_start];
845 bam_ce_size = (bam_txn->bam_ce_pos -
846 bam_txn->bam_ce_start) *
847 sizeof(struct bam_cmd_element);
848 sg_set_buf(&bam_txn->cmd_sgl[bam_txn->cmd_sgl_pos],
849 bam_ce_buffer, bam_ce_size);
850 bam_txn->cmd_sgl_pos++;
851 bam_txn->bam_ce_start = bam_txn->bam_ce_pos;
852
853 if (flags & NAND_BAM_NWD) {
854 ret = prepare_bam_async_desc(nandc, nandc->cmd_chan,
855 DMA_PREP_FENCE |
856 DMA_PREP_CMD);
857 if (ret)
858 return ret;
859 }
860 }
861
862 return 0;
863}
864
865/*
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530866 * Prepares the data descriptor for BAM DMA which will be used for NAND
867 * data reads and writes.
868 */
869static int prep_bam_dma_desc_data(struct qcom_nand_controller *nandc, bool read,
870 const void *vaddr,
871 int size, unsigned int flags)
872{
873 int ret;
874 struct bam_transaction *bam_txn = nandc->bam_txn;
875
876 if (read) {
877 sg_set_buf(&bam_txn->data_sgl[bam_txn->rx_sgl_pos],
878 vaddr, size);
879 bam_txn->rx_sgl_pos++;
880 } else {
881 sg_set_buf(&bam_txn->data_sgl[bam_txn->tx_sgl_pos],
882 vaddr, size);
883 bam_txn->tx_sgl_pos++;
884
885 /*
886 * BAM will only set EOT for DMA_PREP_INTERRUPT so if this flag
887 * is not set, form the DMA descriptor
888 */
889 if (!(flags & NAND_BAM_NO_EOT)) {
890 ret = prepare_bam_async_desc(nandc, nandc->tx_chan,
891 DMA_PREP_INTERRUPT);
892 if (ret)
893 return ret;
894 }
895 }
896
897 return 0;
898}
899
Abhishek Sahu381dd242017-08-17 17:37:41 +0530900static int prep_adm_dma_desc(struct qcom_nand_controller *nandc, bool read,
901 int reg_off, const void *vaddr, int size,
902 bool flow_control)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530903{
904 struct desc_info *desc;
905 struct dma_async_tx_descriptor *dma_desc;
906 struct scatterlist *sgl;
907 struct dma_slave_config slave_conf;
908 enum dma_transfer_direction dir_eng;
909 int ret;
910
911 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
912 if (!desc)
913 return -ENOMEM;
914
Abhishek Sahu381dd242017-08-17 17:37:41 +0530915 sgl = &desc->adm_sgl;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530916
917 sg_init_one(sgl, vaddr, size);
918
919 if (read) {
920 dir_eng = DMA_DEV_TO_MEM;
921 desc->dir = DMA_FROM_DEVICE;
922 } else {
923 dir_eng = DMA_MEM_TO_DEV;
924 desc->dir = DMA_TO_DEVICE;
925 }
926
927 ret = dma_map_sg(nandc->dev, sgl, 1, desc->dir);
928 if (ret == 0) {
929 ret = -ENOMEM;
930 goto err;
931 }
932
933 memset(&slave_conf, 0x00, sizeof(slave_conf));
934
935 slave_conf.device_fc = flow_control;
936 if (read) {
937 slave_conf.src_maxburst = 16;
938 slave_conf.src_addr = nandc->base_dma + reg_off;
939 slave_conf.slave_id = nandc->data_crci;
940 } else {
941 slave_conf.dst_maxburst = 16;
942 slave_conf.dst_addr = nandc->base_dma + reg_off;
943 slave_conf.slave_id = nandc->cmd_crci;
944 }
945
946 ret = dmaengine_slave_config(nandc->chan, &slave_conf);
947 if (ret) {
948 dev_err(nandc->dev, "failed to configure dma channel\n");
949 goto err;
950 }
951
952 dma_desc = dmaengine_prep_slave_sg(nandc->chan, sgl, 1, dir_eng, 0);
953 if (!dma_desc) {
954 dev_err(nandc->dev, "failed to prepare desc\n");
955 ret = -EINVAL;
956 goto err;
957 }
958
959 desc->dma_desc = dma_desc;
960
961 list_add_tail(&desc->node, &nandc->desc_list);
962
963 return 0;
964err:
965 kfree(desc);
966
967 return ret;
968}
969
970/*
971 * read_reg_dma: prepares a descriptor to read a given number of
972 * contiguous registers to the reg_read_buf pointer
973 *
974 * @first: offset of the first register in the contiguous block
975 * @num_regs: number of registers to read
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530976 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +0530977 */
978static int read_reg_dma(struct qcom_nand_controller *nandc, int first,
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530979 int num_regs, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530980{
981 bool flow_control = false;
982 void *vaddr;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530983
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530984 vaddr = nandc->reg_read_buf + nandc->reg_read_pos;
985 nandc->reg_read_pos += num_regs;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530986
Abhishek Sahucc409b92017-08-17 17:37:47 +0530987 if (first == NAND_DEV_CMD_VLD || first == NAND_DEV_CMD1)
988 first = dev_cmd_reg_addr(nandc, first);
989
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530990 if (nandc->props->is_bam)
991 return prep_bam_dma_desc_cmd(nandc, true, first, vaddr,
992 num_regs, flags);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530993
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530994 if (first == NAND_READ_ID || first == NAND_FLASH_STATUS)
995 flow_control = true;
996
997 return prep_adm_dma_desc(nandc, true, first, vaddr,
998 num_regs * sizeof(u32), flow_control);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530999}
1000
1001/*
1002 * write_reg_dma: prepares a descriptor to write a given number of
1003 * contiguous registers
1004 *
1005 * @first: offset of the first register in the contiguous block
1006 * @num_regs: number of registers to write
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301007 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301008 */
1009static int write_reg_dma(struct qcom_nand_controller *nandc, int first,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301010 int num_regs, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301011{
1012 bool flow_control = false;
1013 struct nandc_regs *regs = nandc->regs;
1014 void *vaddr;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301015
1016 vaddr = offset_to_nandc_reg(regs, first);
1017
Abhishek Sahua86b9c42017-08-17 17:37:44 +05301018 if (first == NAND_ERASED_CW_DETECT_CFG) {
1019 if (flags & NAND_ERASED_CW_SET)
1020 vaddr = &regs->erased_cw_detect_cfg_set;
1021 else
1022 vaddr = &regs->erased_cw_detect_cfg_clr;
1023 }
1024
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301025 if (first == NAND_EXEC_CMD)
1026 flags |= NAND_BAM_NWD;
1027
Abhishek Sahucc409b92017-08-17 17:37:47 +05301028 if (first == NAND_DEV_CMD1_RESTORE || first == NAND_DEV_CMD1)
1029 first = dev_cmd_reg_addr(nandc, NAND_DEV_CMD1);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301030
Abhishek Sahucc409b92017-08-17 17:37:47 +05301031 if (first == NAND_DEV_CMD_VLD_RESTORE || first == NAND_DEV_CMD_VLD)
1032 first = dev_cmd_reg_addr(nandc, NAND_DEV_CMD_VLD);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301033
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301034 if (nandc->props->is_bam)
1035 return prep_bam_dma_desc_cmd(nandc, false, first, vaddr,
1036 num_regs, flags);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301037
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301038 if (first == NAND_FLASH_CMD)
1039 flow_control = true;
1040
1041 return prep_adm_dma_desc(nandc, false, first, vaddr,
1042 num_regs * sizeof(u32), flow_control);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301043}
1044
1045/*
1046 * read_data_dma: prepares a DMA descriptor to transfer data from the
1047 * controller's internal buffer to the buffer 'vaddr'
1048 *
1049 * @reg_off: offset within the controller's data buffer
1050 * @vaddr: virtual address of the buffer we want to write to
1051 * @size: DMA transaction size in bytes
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301052 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301053 */
1054static int read_data_dma(struct qcom_nand_controller *nandc, int reg_off,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301055 const u8 *vaddr, int size, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301056{
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301057 if (nandc->props->is_bam)
1058 return prep_bam_dma_desc_data(nandc, true, vaddr, size, flags);
1059
Abhishek Sahu381dd242017-08-17 17:37:41 +05301060 return prep_adm_dma_desc(nandc, true, reg_off, vaddr, size, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301061}
1062
1063/*
1064 * write_data_dma: prepares a DMA descriptor to transfer data from
1065 * 'vaddr' to the controller's internal buffer
1066 *
1067 * @reg_off: offset within the controller's data buffer
1068 * @vaddr: virtual address of the buffer we want to read from
1069 * @size: DMA transaction size in bytes
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301070 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301071 */
1072static int write_data_dma(struct qcom_nand_controller *nandc, int reg_off,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301073 const u8 *vaddr, int size, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301074{
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301075 if (nandc->props->is_bam)
1076 return prep_bam_dma_desc_data(nandc, false, vaddr, size, flags);
1077
Abhishek Sahu381dd242017-08-17 17:37:41 +05301078 return prep_adm_dma_desc(nandc, false, reg_off, vaddr, size, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301079}
1080
1081/*
Abhishek Sahubde43302017-07-19 17:17:55 +05301082 * Helper to prepare DMA descriptors for configuring registers
1083 * before reading a NAND page.
Archit Tanejac76b78d2016-02-03 14:29:50 +05301084 */
Abhishek Sahubde43302017-07-19 17:17:55 +05301085static void config_nand_page_read(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301086{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301087 write_reg_dma(nandc, NAND_ADDR0, 2, 0);
1088 write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0);
1089 write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, 0);
Abhishek Sahua86b9c42017-08-17 17:37:44 +05301090 write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1, 0);
1091 write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1,
1092 NAND_ERASED_CW_SET | NAND_BAM_NEXT_SGL);
Abhishek Sahubde43302017-07-19 17:17:55 +05301093}
Archit Tanejac76b78d2016-02-03 14:29:50 +05301094
Abhishek Sahubde43302017-07-19 17:17:55 +05301095/*
1096 * Helper to prepare DMA descriptors for configuring registers
1097 * before reading each codeword in NAND page.
1098 */
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301099static void
1100config_nand_cw_read(struct qcom_nand_controller *nandc, bool use_ecc)
Abhishek Sahubde43302017-07-19 17:17:55 +05301101{
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301102 if (nandc->props->is_bam)
1103 write_reg_dma(nandc, NAND_READ_LOCATION_0, 4,
1104 NAND_BAM_NEXT_SGL);
1105
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301106 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1107 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301108
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301109 if (use_ecc) {
1110 read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0);
1111 read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1,
1112 NAND_BAM_NEXT_SGL);
1113 } else {
1114 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
1115 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301116}
1117
1118/*
Abhishek Sahubde43302017-07-19 17:17:55 +05301119 * Helper to prepare dma descriptors to configure registers needed for reading a
1120 * single codeword in page
Archit Tanejac76b78d2016-02-03 14:29:50 +05301121 */
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301122static void
1123config_nand_single_cw_page_read(struct qcom_nand_controller *nandc,
1124 bool use_ecc)
Abhishek Sahubde43302017-07-19 17:17:55 +05301125{
1126 config_nand_page_read(nandc);
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301127 config_nand_cw_read(nandc, use_ecc);
Abhishek Sahubde43302017-07-19 17:17:55 +05301128}
1129
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301130/*
1131 * Helper to prepare DMA descriptors used to configure registers needed for
1132 * before writing a NAND page.
1133 */
1134static void config_nand_page_write(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301135{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301136 write_reg_dma(nandc, NAND_ADDR0, 2, 0);
1137 write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0);
1138 write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1,
1139 NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301140}
1141
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301142/*
1143 * Helper to prepare DMA descriptors for configuring registers
1144 * before writing each codeword in NAND page.
1145 */
1146static void config_nand_cw_write(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301147{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301148 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1149 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301150
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301151 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301152
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301153 write_reg_dma(nandc, NAND_FLASH_STATUS, 1, 0);
1154 write_reg_dma(nandc, NAND_READ_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301155}
1156
1157/*
1158 * the following functions are used within chip->cmdfunc() to perform different
1159 * NAND_CMD_* commands
1160 */
1161
1162/* sets up descriptors for NAND_CMD_PARAM */
1163static int nandc_param(struct qcom_nand_host *host)
1164{
1165 struct nand_chip *chip = &host->chip;
1166 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1167
1168 /*
1169 * NAND_CMD_PARAM is called before we know much about the FLASH chip
1170 * in use. we configure the controller to perform a raw read of 512
1171 * bytes to read onfi params
1172 */
1173 nandc_set_reg(nandc, NAND_FLASH_CMD, PAGE_READ | PAGE_ACC | LAST_PAGE);
1174 nandc_set_reg(nandc, NAND_ADDR0, 0);
1175 nandc_set_reg(nandc, NAND_ADDR1, 0);
1176 nandc_set_reg(nandc, NAND_DEV0_CFG0, 0 << CW_PER_PAGE
1177 | 512 << UD_SIZE_BYTES
1178 | 5 << NUM_ADDR_CYCLES
1179 | 0 << SPARE_SIZE_BYTES);
1180 nandc_set_reg(nandc, NAND_DEV0_CFG1, 7 << NAND_RECOVERY_CYCLES
1181 | 0 << CS_ACTIVE_BSY
1182 | 17 << BAD_BLOCK_BYTE_NUM
1183 | 1 << BAD_BLOCK_IN_SPARE_AREA
1184 | 2 << WR_RD_BSY_GAP
1185 | 0 << WIDE_FLASH
1186 | 1 << DEV0_CFG1_ECC_DISABLE);
1187 nandc_set_reg(nandc, NAND_EBI2_ECC_BUF_CFG, 1 << ECC_CFG_ECC_DISABLE);
1188
1189 /* configure CMD1 and VLD for ONFI param probing */
1190 nandc_set_reg(nandc, NAND_DEV_CMD_VLD,
Abhishek Sahud8a9b322017-08-11 17:09:16 +05301191 (nandc->vld & ~READ_START_VLD));
Archit Tanejac76b78d2016-02-03 14:29:50 +05301192 nandc_set_reg(nandc, NAND_DEV_CMD1,
1193 (nandc->cmd1 & ~(0xFF << READ_ADDR))
1194 | NAND_CMD_PARAM << READ_ADDR);
1195
1196 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1197
1198 nandc_set_reg(nandc, NAND_DEV_CMD1_RESTORE, nandc->cmd1);
1199 nandc_set_reg(nandc, NAND_DEV_CMD_VLD_RESTORE, nandc->vld);
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301200 nandc_set_read_loc(nandc, 0, 0, 512, 1);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301201
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301202 write_reg_dma(nandc, NAND_DEV_CMD_VLD, 1, 0);
1203 write_reg_dma(nandc, NAND_DEV_CMD1, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301204
1205 nandc->buf_count = 512;
1206 memset(nandc->data_buffer, 0xff, nandc->buf_count);
1207
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301208 config_nand_single_cw_page_read(nandc, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301209
1210 read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301211 nandc->buf_count, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301212
1213 /* restore CMD1 and VLD regs */
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301214 write_reg_dma(nandc, NAND_DEV_CMD1_RESTORE, 1, 0);
1215 write_reg_dma(nandc, NAND_DEV_CMD_VLD_RESTORE, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301216
1217 return 0;
1218}
1219
1220/* sets up descriptors for NAND_CMD_ERASE1 */
1221static int erase_block(struct qcom_nand_host *host, int page_addr)
1222{
1223 struct nand_chip *chip = &host->chip;
1224 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1225
1226 nandc_set_reg(nandc, NAND_FLASH_CMD,
1227 BLOCK_ERASE | PAGE_ACC | LAST_PAGE);
1228 nandc_set_reg(nandc, NAND_ADDR0, page_addr);
1229 nandc_set_reg(nandc, NAND_ADDR1, 0);
1230 nandc_set_reg(nandc, NAND_DEV0_CFG0,
1231 host->cfg0_raw & ~(7 << CW_PER_PAGE));
1232 nandc_set_reg(nandc, NAND_DEV0_CFG1, host->cfg1_raw);
1233 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1234 nandc_set_reg(nandc, NAND_FLASH_STATUS, host->clrflashstatus);
1235 nandc_set_reg(nandc, NAND_READ_STATUS, host->clrreadstatus);
1236
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301237 write_reg_dma(nandc, NAND_FLASH_CMD, 3, NAND_BAM_NEXT_SGL);
1238 write_reg_dma(nandc, NAND_DEV0_CFG0, 2, NAND_BAM_NEXT_SGL);
1239 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301240
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301241 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301242
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301243 write_reg_dma(nandc, NAND_FLASH_STATUS, 1, 0);
1244 write_reg_dma(nandc, NAND_READ_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301245
1246 return 0;
1247}
1248
1249/* sets up descriptors for NAND_CMD_READID */
1250static int read_id(struct qcom_nand_host *host, int column)
1251{
1252 struct nand_chip *chip = &host->chip;
1253 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1254
1255 if (column == -1)
1256 return 0;
1257
1258 nandc_set_reg(nandc, NAND_FLASH_CMD, FETCH_ID);
1259 nandc_set_reg(nandc, NAND_ADDR0, column);
1260 nandc_set_reg(nandc, NAND_ADDR1, 0);
Abhishek Sahu9d43f912017-08-17 17:37:45 +05301261 nandc_set_reg(nandc, NAND_FLASH_CHIP_SELECT,
1262 nandc->props->is_bam ? 0 : DM_EN);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301263 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1264
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301265 write_reg_dma(nandc, NAND_FLASH_CMD, 4, NAND_BAM_NEXT_SGL);
1266 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301267
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301268 read_reg_dma(nandc, NAND_READ_ID, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301269
1270 return 0;
1271}
1272
1273/* sets up descriptors for NAND_CMD_RESET */
1274static int reset(struct qcom_nand_host *host)
1275{
1276 struct nand_chip *chip = &host->chip;
1277 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1278
1279 nandc_set_reg(nandc, NAND_FLASH_CMD, RESET_DEVICE);
1280 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1281
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301282 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1283 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301284
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301285 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301286
1287 return 0;
1288}
1289
1290/* helpers to submit/free our list of dma descriptors */
1291static int submit_descs(struct qcom_nand_controller *nandc)
1292{
1293 struct desc_info *desc;
1294 dma_cookie_t cookie = 0;
Abhishek Sahu381dd242017-08-17 17:37:41 +05301295 struct bam_transaction *bam_txn = nandc->bam_txn;
1296 int r;
1297
1298 if (nandc->props->is_bam) {
1299 if (bam_txn->rx_sgl_pos > bam_txn->rx_sgl_start) {
1300 r = prepare_bam_async_desc(nandc, nandc->rx_chan, 0);
1301 if (r)
1302 return r;
1303 }
1304
1305 if (bam_txn->tx_sgl_pos > bam_txn->tx_sgl_start) {
1306 r = prepare_bam_async_desc(nandc, nandc->tx_chan,
1307 DMA_PREP_INTERRUPT);
1308 if (r)
1309 return r;
1310 }
1311
1312 if (bam_txn->cmd_sgl_pos > bam_txn->cmd_sgl_start) {
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301313 r = prepare_bam_async_desc(nandc, nandc->cmd_chan,
1314 DMA_PREP_CMD);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301315 if (r)
1316 return r;
1317 }
1318 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301319
1320 list_for_each_entry(desc, &nandc->desc_list, node)
1321 cookie = dmaengine_submit(desc->dma_desc);
1322
Abhishek Sahu381dd242017-08-17 17:37:41 +05301323 if (nandc->props->is_bam) {
Abhishek Sahu6f200702018-06-20 12:57:33 +05301324 bam_txn->last_cmd_desc->callback = qpic_bam_dma_done;
1325 bam_txn->last_cmd_desc->callback_param = bam_txn;
1326 if (bam_txn->last_data_desc) {
1327 bam_txn->last_data_desc->callback = qpic_bam_dma_done;
1328 bam_txn->last_data_desc->callback_param = bam_txn;
1329 bam_txn->wait_second_completion = true;
1330 }
1331
Abhishek Sahu381dd242017-08-17 17:37:41 +05301332 dma_async_issue_pending(nandc->tx_chan);
1333 dma_async_issue_pending(nandc->rx_chan);
Abhishek Sahu6f200702018-06-20 12:57:33 +05301334 dma_async_issue_pending(nandc->cmd_chan);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301335
Abhishek Sahu6f200702018-06-20 12:57:33 +05301336 if (!wait_for_completion_timeout(&bam_txn->txn_done,
1337 QPIC_NAND_COMPLETION_TIMEOUT))
Abhishek Sahu381dd242017-08-17 17:37:41 +05301338 return -ETIMEDOUT;
1339 } else {
1340 if (dma_sync_wait(nandc->chan, cookie) != DMA_COMPLETE)
1341 return -ETIMEDOUT;
1342 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301343
1344 return 0;
1345}
1346
1347static void free_descs(struct qcom_nand_controller *nandc)
1348{
1349 struct desc_info *desc, *n;
1350
1351 list_for_each_entry_safe(desc, n, &nandc->desc_list, node) {
1352 list_del(&desc->node);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301353
1354 if (nandc->props->is_bam)
1355 dma_unmap_sg(nandc->dev, desc->bam_sgl,
1356 desc->sgl_cnt, desc->dir);
1357 else
1358 dma_unmap_sg(nandc->dev, &desc->adm_sgl, 1,
1359 desc->dir);
1360
Archit Tanejac76b78d2016-02-03 14:29:50 +05301361 kfree(desc);
1362 }
1363}
1364
1365/* reset the register read buffer for next NAND operation */
1366static void clear_read_regs(struct qcom_nand_controller *nandc)
1367{
1368 nandc->reg_read_pos = 0;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301369 nandc_read_buffer_sync(nandc, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301370}
1371
1372static void pre_command(struct qcom_nand_host *host, int command)
1373{
1374 struct nand_chip *chip = &host->chip;
1375 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1376
1377 nandc->buf_count = 0;
1378 nandc->buf_start = 0;
1379 host->use_ecc = false;
1380 host->last_command = command;
1381
1382 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301383
1384 if (command == NAND_CMD_RESET || command == NAND_CMD_READID ||
1385 command == NAND_CMD_PARAM || command == NAND_CMD_ERASE1)
1386 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301387}
1388
1389/*
1390 * this is called after NAND_CMD_PAGEPROG and NAND_CMD_ERASE1 to set our
1391 * privately maintained status byte, this status byte can be read after
1392 * NAND_CMD_STATUS is called
1393 */
1394static void parse_erase_write_errors(struct qcom_nand_host *host, int command)
1395{
1396 struct nand_chip *chip = &host->chip;
1397 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1398 struct nand_ecc_ctrl *ecc = &chip->ecc;
1399 int num_cw;
1400 int i;
1401
1402 num_cw = command == NAND_CMD_PAGEPROG ? ecc->steps : 1;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301403 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301404
1405 for (i = 0; i < num_cw; i++) {
1406 u32 flash_status = le32_to_cpu(nandc->reg_read_buf[i]);
1407
1408 if (flash_status & FS_MPU_ERR)
1409 host->status &= ~NAND_STATUS_WP;
1410
1411 if (flash_status & FS_OP_ERR || (i == (num_cw - 1) &&
1412 (flash_status &
1413 FS_DEVICE_STS_ERR)))
1414 host->status |= NAND_STATUS_FAIL;
1415 }
1416}
1417
1418static void post_command(struct qcom_nand_host *host, int command)
1419{
1420 struct nand_chip *chip = &host->chip;
1421 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1422
1423 switch (command) {
1424 case NAND_CMD_READID:
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301425 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301426 memcpy(nandc->data_buffer, nandc->reg_read_buf,
1427 nandc->buf_count);
1428 break;
1429 case NAND_CMD_PAGEPROG:
1430 case NAND_CMD_ERASE1:
1431 parse_erase_write_errors(host, command);
1432 break;
1433 default:
1434 break;
1435 }
1436}
1437
1438/*
1439 * Implements chip->cmdfunc. It's only used for a limited set of commands.
1440 * The rest of the commands wouldn't be called by upper layers. For example,
1441 * NAND_CMD_READOOB would never be called because we have our own versions
1442 * of read_oob ops for nand_ecc_ctrl.
1443 */
1444static void qcom_nandc_command(struct mtd_info *mtd, unsigned int command,
1445 int column, int page_addr)
1446{
1447 struct nand_chip *chip = mtd_to_nand(mtd);
1448 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1449 struct nand_ecc_ctrl *ecc = &chip->ecc;
1450 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1451 bool wait = false;
1452 int ret = 0;
1453
1454 pre_command(host, command);
1455
1456 switch (command) {
1457 case NAND_CMD_RESET:
1458 ret = reset(host);
1459 wait = true;
1460 break;
1461
1462 case NAND_CMD_READID:
1463 nandc->buf_count = 4;
1464 ret = read_id(host, column);
1465 wait = true;
1466 break;
1467
1468 case NAND_CMD_PARAM:
1469 ret = nandc_param(host);
1470 wait = true;
1471 break;
1472
1473 case NAND_CMD_ERASE1:
1474 ret = erase_block(host, page_addr);
1475 wait = true;
1476 break;
1477
1478 case NAND_CMD_READ0:
1479 /* we read the entire page for now */
1480 WARN_ON(column != 0);
1481
1482 host->use_ecc = true;
1483 set_address(host, 0, page_addr);
1484 update_rw_regs(host, ecc->steps, true);
1485 break;
1486
1487 case NAND_CMD_SEQIN:
1488 WARN_ON(column != 0);
1489 set_address(host, 0, page_addr);
1490 break;
1491
1492 case NAND_CMD_PAGEPROG:
1493 case NAND_CMD_STATUS:
1494 case NAND_CMD_NONE:
1495 default:
1496 break;
1497 }
1498
1499 if (ret) {
1500 dev_err(nandc->dev, "failure executing command %d\n",
1501 command);
1502 free_descs(nandc);
1503 return;
1504 }
1505
1506 if (wait) {
1507 ret = submit_descs(nandc);
1508 if (ret)
1509 dev_err(nandc->dev,
1510 "failure submitting descs for command %d\n",
1511 command);
1512 }
1513
1514 free_descs(nandc);
1515
1516 post_command(host, command);
1517}
1518
1519/*
1520 * when using BCH ECC, the HW flags an error in NAND_FLASH_STATUS if it read
1521 * an erased CW, and reports an erased CW in NAND_ERASED_CW_DETECT_STATUS.
1522 *
1523 * when using RS ECC, the HW reports the same erros when reading an erased CW,
1524 * but it notifies that it is an erased CW by placing special characters at
1525 * certain offsets in the buffer.
1526 *
1527 * verify if the page is erased or not, and fix up the page for RS ECC by
1528 * replacing the special characters with 0xff.
1529 */
1530static bool erased_chunk_check_and_fixup(u8 *data_buf, int data_len)
1531{
1532 u8 empty1, empty2;
1533
1534 /*
1535 * an erased page flags an error in NAND_FLASH_STATUS, check if the page
1536 * is erased by looking for 0x54s at offsets 3 and 175 from the
1537 * beginning of each codeword
1538 */
1539
1540 empty1 = data_buf[3];
1541 empty2 = data_buf[175];
1542
1543 /*
1544 * if the erased codework markers, if they exist override them with
1545 * 0xffs
1546 */
1547 if ((empty1 == 0x54 && empty2 == 0xff) ||
1548 (empty1 == 0xff && empty2 == 0x54)) {
1549 data_buf[3] = 0xff;
1550 data_buf[175] = 0xff;
1551 }
1552
1553 /*
1554 * check if the entire chunk contains 0xffs or not. if it doesn't, then
1555 * restore the original values at the special offsets
1556 */
1557 if (memchr_inv(data_buf, 0xff, data_len)) {
1558 data_buf[3] = empty1;
1559 data_buf[175] = empty2;
1560
1561 return false;
1562 }
1563
1564 return true;
1565}
1566
1567struct read_stats {
1568 __le32 flash;
1569 __le32 buffer;
1570 __le32 erased_cw;
1571};
1572
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301573/* reads back FLASH_STATUS register set by the controller */
1574static int check_flash_errors(struct qcom_nand_host *host, int cw_cnt)
1575{
1576 struct nand_chip *chip = &host->chip;
1577 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1578 int i;
1579
1580 for (i = 0; i < cw_cnt; i++) {
1581 u32 flash = le32_to_cpu(nandc->reg_read_buf[i]);
1582
1583 if (flash & (FS_OP_ERR | FS_MPU_ERR))
1584 return -EIO;
1585 }
1586
1587 return 0;
1588}
1589
Abhishek Sahu85632c12018-06-20 12:57:40 +05301590/* performs raw read for one codeword */
1591static int
1592qcom_nandc_read_cw_raw(struct mtd_info *mtd, struct nand_chip *chip,
1593 u8 *data_buf, u8 *oob_buf, int page, int cw)
1594{
1595 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1596 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1597 struct nand_ecc_ctrl *ecc = &chip->ecc;
1598 int data_size1, data_size2, oob_size1, oob_size2;
1599 int ret, reg_off = FLASH_BUF_ACC, read_loc = 0;
1600
1601 nand_read_page_op(chip, page, 0, NULL, 0);
1602 host->use_ecc = false;
1603
1604 clear_bam_transaction(nandc);
1605 set_address(host, host->cw_size * cw, page);
1606 update_rw_regs(host, 1, true);
1607 config_nand_page_read(nandc);
1608
1609 data_size1 = mtd->writesize - host->cw_size * (ecc->steps - 1);
1610 oob_size1 = host->bbm_size;
1611
1612 if (cw == (ecc->steps - 1)) {
1613 data_size2 = ecc->size - data_size1 -
1614 ((ecc->steps - 1) * 4);
1615 oob_size2 = (ecc->steps * 4) + host->ecc_bytes_hw +
1616 host->spare_bytes;
1617 } else {
1618 data_size2 = host->cw_data - data_size1;
1619 oob_size2 = host->ecc_bytes_hw + host->spare_bytes;
1620 }
1621
1622 if (nandc->props->is_bam) {
1623 nandc_set_read_loc(nandc, 0, read_loc, data_size1, 0);
1624 read_loc += data_size1;
1625
1626 nandc_set_read_loc(nandc, 1, read_loc, oob_size1, 0);
1627 read_loc += oob_size1;
1628
1629 nandc_set_read_loc(nandc, 2, read_loc, data_size2, 0);
1630 read_loc += data_size2;
1631
1632 nandc_set_read_loc(nandc, 3, read_loc, oob_size2, 1);
1633 }
1634
1635 config_nand_cw_read(nandc, false);
1636
1637 read_data_dma(nandc, reg_off, data_buf, data_size1, 0);
1638 reg_off += data_size1;
1639
1640 read_data_dma(nandc, reg_off, oob_buf, oob_size1, 0);
1641 reg_off += oob_size1;
1642
1643 read_data_dma(nandc, reg_off, data_buf + data_size1, data_size2, 0);
1644 reg_off += data_size2;
1645
1646 read_data_dma(nandc, reg_off, oob_buf + oob_size1, oob_size2, 0);
1647
1648 ret = submit_descs(nandc);
1649 free_descs(nandc);
1650 if (ret) {
1651 dev_err(nandc->dev, "failure to read raw cw %d\n", cw);
1652 return ret;
1653 }
1654
1655 return check_flash_errors(host, 1);
1656}
1657
Archit Tanejac76b78d2016-02-03 14:29:50 +05301658/*
1659 * reads back status registers set by the controller to notify page read
1660 * errors. this is equivalent to what 'ecc->correct()' would do.
1661 */
1662static int parse_read_errors(struct qcom_nand_host *host, u8 *data_buf,
1663 u8 *oob_buf)
1664{
1665 struct nand_chip *chip = &host->chip;
1666 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1667 struct mtd_info *mtd = nand_to_mtd(chip);
1668 struct nand_ecc_ctrl *ecc = &chip->ecc;
1669 unsigned int max_bitflips = 0;
1670 struct read_stats *buf;
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301671 bool flash_op_err = false;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301672 int i;
1673
1674 buf = (struct read_stats *)nandc->reg_read_buf;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301675 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301676
1677 for (i = 0; i < ecc->steps; i++, buf++) {
1678 u32 flash, buffer, erased_cw;
1679 int data_len, oob_len;
1680
1681 if (i == (ecc->steps - 1)) {
1682 data_len = ecc->size - ((ecc->steps - 1) << 2);
1683 oob_len = ecc->steps << 2;
1684 } else {
1685 data_len = host->cw_data;
1686 oob_len = 0;
1687 }
1688
1689 flash = le32_to_cpu(buf->flash);
1690 buffer = le32_to_cpu(buf->buffer);
1691 erased_cw = le32_to_cpu(buf->erased_cw);
1692
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301693 /*
1694 * Check ECC failure for each codeword. ECC failure can
1695 * happen in either of the following conditions
1696 * 1. If number of bitflips are greater than ECC engine
1697 * capability.
1698 * 2. If this codeword contains all 0xff for which erased
1699 * codeword detection check will be done.
1700 */
1701 if ((flash & FS_OP_ERR) && (buffer & BS_UNCORRECTABLE_BIT)) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05301702 bool erased;
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301703 int ret, ecclen, extraooblen;
1704 void *eccbuf;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301705
Abhishek Sahu2f610382018-06-20 12:57:35 +05301706 /*
1707 * For BCH ECC, ignore erased codeword errors, if
1708 * ERASED_CW bits are set.
1709 */
Archit Tanejac76b78d2016-02-03 14:29:50 +05301710 if (host->bch_enabled) {
1711 erased = (erased_cw & ERASED_CW) == ERASED_CW ?
1712 true : false;
Abhishek Sahu2f610382018-06-20 12:57:35 +05301713 /*
1714 * For RS ECC, HW reports the erased CW by placing
1715 * special characters at certain offsets in the buffer.
1716 * These special characters will be valid only if
1717 * complete page is read i.e. data_buf is not NULL.
1718 */
1719 } else if (data_buf) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05301720 erased = erased_chunk_check_and_fixup(data_buf,
1721 data_len);
Abhishek Sahu2f610382018-06-20 12:57:35 +05301722 } else {
1723 erased = false;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301724 }
1725
1726 if (erased) {
1727 data_buf += data_len;
1728 if (oob_buf)
1729 oob_buf += oob_len + ecc->bytes;
1730 continue;
1731 }
1732
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301733 eccbuf = oob_buf ? oob_buf + oob_len : NULL;
1734 ecclen = oob_buf ? host->ecc_bytes_hw : 0;
1735 extraooblen = oob_buf ? oob_len : 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301736
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301737 /*
1738 * make sure it isn't an erased page reported
1739 * as not-erased by HW because of a few bitflips
1740 */
1741 ret = nand_check_erased_ecc_chunk(data_buf,
1742 data_len, eccbuf, ecclen, oob_buf,
1743 extraooblen, ecc->strength);
1744 if (ret < 0) {
1745 mtd->ecc_stats.failed++;
1746 } else {
1747 mtd->ecc_stats.corrected += ret;
1748 max_bitflips =
1749 max_t(unsigned int, max_bitflips, ret);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301750 }
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301751 /*
1752 * Check if MPU or any other operational error (timeout,
1753 * device failure, etc.) happened for this codeword and
1754 * make flash_op_err true. If flash_op_err is set, then
1755 * EIO will be returned for page read.
1756 */
1757 } else if (flash & (FS_OP_ERR | FS_MPU_ERR)) {
1758 flash_op_err = true;
1759 /*
1760 * No ECC or operational errors happened. Check the number of
1761 * bits corrected and update the ecc_stats.corrected.
1762 */
Archit Tanejac76b78d2016-02-03 14:29:50 +05301763 } else {
1764 unsigned int stat;
1765
1766 stat = buffer & BS_CORRECTABLE_ERR_MSK;
1767 mtd->ecc_stats.corrected += stat;
1768 max_bitflips = max(max_bitflips, stat);
1769 }
1770
Abhishek Sahu2f610382018-06-20 12:57:35 +05301771 if (data_buf)
1772 data_buf += data_len;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301773 if (oob_buf)
1774 oob_buf += oob_len + ecc->bytes;
1775 }
1776
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301777 if (flash_op_err)
1778 return -EIO;
1779
Archit Tanejac76b78d2016-02-03 14:29:50 +05301780 return max_bitflips;
1781}
1782
1783/*
1784 * helper to perform the actual page read operation, used by ecc->read_page(),
1785 * ecc->read_oob()
1786 */
1787static int read_page_ecc(struct qcom_nand_host *host, u8 *data_buf,
1788 u8 *oob_buf)
1789{
1790 struct nand_chip *chip = &host->chip;
1791 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1792 struct nand_ecc_ctrl *ecc = &chip->ecc;
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301793 u8 *data_buf_start = data_buf, *oob_buf_start = oob_buf;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301794 int i, ret;
1795
Abhishek Sahubde43302017-07-19 17:17:55 +05301796 config_nand_page_read(nandc);
1797
Archit Tanejac76b78d2016-02-03 14:29:50 +05301798 /* queue cmd descs for each codeword */
1799 for (i = 0; i < ecc->steps; i++) {
1800 int data_size, oob_size;
1801
1802 if (i == (ecc->steps - 1)) {
1803 data_size = ecc->size - ((ecc->steps - 1) << 2);
1804 oob_size = (ecc->steps << 2) + host->ecc_bytes_hw +
1805 host->spare_bytes;
1806 } else {
1807 data_size = host->cw_data;
1808 oob_size = host->ecc_bytes_hw + host->spare_bytes;
1809 }
1810
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301811 if (nandc->props->is_bam) {
1812 if (data_buf && oob_buf) {
1813 nandc_set_read_loc(nandc, 0, 0, data_size, 0);
1814 nandc_set_read_loc(nandc, 1, data_size,
1815 oob_size, 1);
1816 } else if (data_buf) {
1817 nandc_set_read_loc(nandc, 0, 0, data_size, 1);
1818 } else {
1819 nandc_set_read_loc(nandc, 0, data_size,
1820 oob_size, 1);
1821 }
1822 }
1823
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301824 config_nand_cw_read(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301825
1826 if (data_buf)
1827 read_data_dma(nandc, FLASH_BUF_ACC, data_buf,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301828 data_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301829
1830 /*
1831 * when ecc is enabled, the controller doesn't read the real
1832 * or dummy bad block markers in each chunk. To maintain a
1833 * consistent layout across RAW and ECC reads, we just
1834 * leave the real/dummy BBM offsets empty (i.e, filled with
1835 * 0xffs)
1836 */
1837 if (oob_buf) {
1838 int j;
1839
1840 for (j = 0; j < host->bbm_size; j++)
1841 *oob_buf++ = 0xff;
1842
1843 read_data_dma(nandc, FLASH_BUF_ACC + data_size,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301844 oob_buf, oob_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301845 }
1846
1847 if (data_buf)
1848 data_buf += data_size;
1849 if (oob_buf)
1850 oob_buf += oob_size;
1851 }
1852
1853 ret = submit_descs(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301854 free_descs(nandc);
1855
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301856 if (ret) {
1857 dev_err(nandc->dev, "failure to read page/oob\n");
1858 return ret;
1859 }
1860
1861 return parse_read_errors(host, data_buf_start, oob_buf_start);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301862}
1863
1864/*
1865 * a helper that copies the last step/codeword of a page (containing free oob)
1866 * into our local buffer
1867 */
1868static int copy_last_cw(struct qcom_nand_host *host, int page)
1869{
1870 struct nand_chip *chip = &host->chip;
1871 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1872 struct nand_ecc_ctrl *ecc = &chip->ecc;
1873 int size;
1874 int ret;
1875
1876 clear_read_regs(nandc);
1877
1878 size = host->use_ecc ? host->cw_data : host->cw_size;
1879
1880 /* prepare a clean read buffer */
1881 memset(nandc->data_buffer, 0xff, size);
1882
1883 set_address(host, host->cw_size * (ecc->steps - 1), page);
1884 update_rw_regs(host, 1, true);
1885
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301886 config_nand_single_cw_page_read(nandc, host->use_ecc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301887
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301888 read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301889
1890 ret = submit_descs(nandc);
1891 if (ret)
1892 dev_err(nandc->dev, "failed to copy last codeword\n");
1893
1894 free_descs(nandc);
1895
1896 return ret;
1897}
1898
1899/* implements ecc->read_page() */
1900static int qcom_nandc_read_page(struct mtd_info *mtd, struct nand_chip *chip,
1901 uint8_t *buf, int oob_required, int page)
1902{
1903 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1904 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1905 u8 *data_buf, *oob_buf = NULL;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301906
Boris Brezillon25f815f2017-11-30 18:01:30 +01001907 nand_read_page_op(chip, page, 0, NULL, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301908 data_buf = buf;
1909 oob_buf = oob_required ? chip->oob_poi : NULL;
1910
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301911 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301912
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301913 return read_page_ecc(host, data_buf, oob_buf);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301914}
1915
1916/* implements ecc->read_page_raw() */
1917static int qcom_nandc_read_page_raw(struct mtd_info *mtd,
1918 struct nand_chip *chip, uint8_t *buf,
1919 int oob_required, int page)
1920{
1921 struct qcom_nand_host *host = to_qcom_nand_host(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301922 struct nand_ecc_ctrl *ecc = &chip->ecc;
Abhishek Sahu85632c12018-06-20 12:57:40 +05301923 int cw, ret;
1924 u8 *data_buf = buf, *oob_buf = chip->oob_poi;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301925
Abhishek Sahu85632c12018-06-20 12:57:40 +05301926 for (cw = 0; cw < ecc->steps; cw++) {
1927 ret = qcom_nandc_read_cw_raw(mtd, chip, data_buf, oob_buf,
1928 page, cw);
1929 if (ret)
1930 return ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301931
Abhishek Sahu85632c12018-06-20 12:57:40 +05301932 data_buf += host->cw_data;
1933 oob_buf += ecc->bytes;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301934 }
1935
Abhishek Sahu85632c12018-06-20 12:57:40 +05301936 return 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301937}
1938
1939/* implements ecc->read_oob() */
1940static int qcom_nandc_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
1941 int page)
1942{
1943 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1944 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1945 struct nand_ecc_ctrl *ecc = &chip->ecc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301946
1947 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301948 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301949
1950 host->use_ecc = true;
1951 set_address(host, 0, page);
1952 update_rw_regs(host, ecc->steps, true);
1953
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301954 return read_page_ecc(host, NULL, chip->oob_poi);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301955}
1956
1957/* implements ecc->write_page() */
1958static int qcom_nandc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
1959 const uint8_t *buf, int oob_required, int page)
1960{
1961 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1962 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1963 struct nand_ecc_ctrl *ecc = &chip->ecc;
1964 u8 *data_buf, *oob_buf;
1965 int i, ret;
1966
Boris Brezillon25f815f2017-11-30 18:01:30 +01001967 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1968
Archit Tanejac76b78d2016-02-03 14:29:50 +05301969 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301970 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301971
1972 data_buf = (u8 *)buf;
1973 oob_buf = chip->oob_poi;
1974
1975 host->use_ecc = true;
1976 update_rw_regs(host, ecc->steps, false);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301977 config_nand_page_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301978
1979 for (i = 0; i < ecc->steps; i++) {
1980 int data_size, oob_size;
1981
1982 if (i == (ecc->steps - 1)) {
1983 data_size = ecc->size - ((ecc->steps - 1) << 2);
1984 oob_size = (ecc->steps << 2) + host->ecc_bytes_hw +
1985 host->spare_bytes;
1986 } else {
1987 data_size = host->cw_data;
1988 oob_size = ecc->bytes;
1989 }
1990
Archit Tanejac76b78d2016-02-03 14:29:50 +05301991
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301992 write_data_dma(nandc, FLASH_BUF_ACC, data_buf, data_size,
1993 i == (ecc->steps - 1) ? NAND_BAM_NO_EOT : 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301994
1995 /*
1996 * when ECC is enabled, we don't really need to write anything
1997 * to oob for the first n - 1 codewords since these oob regions
1998 * just contain ECC bytes that's written by the controller
1999 * itself. For the last codeword, we skip the bbm positions and
2000 * write to the free oob area.
2001 */
2002 if (i == (ecc->steps - 1)) {
2003 oob_buf += host->bbm_size;
2004
2005 write_data_dma(nandc, FLASH_BUF_ACC + data_size,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302006 oob_buf, oob_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302007 }
2008
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302009 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302010
2011 data_buf += data_size;
2012 oob_buf += oob_size;
2013 }
2014
2015 ret = submit_descs(nandc);
2016 if (ret)
2017 dev_err(nandc->dev, "failure to write page\n");
2018
2019 free_descs(nandc);
2020
Boris Brezillon25f815f2017-11-30 18:01:30 +01002021 if (!ret)
2022 ret = nand_prog_page_end_op(chip);
2023
Archit Tanejac76b78d2016-02-03 14:29:50 +05302024 return ret;
2025}
2026
2027/* implements ecc->write_page_raw() */
2028static int qcom_nandc_write_page_raw(struct mtd_info *mtd,
2029 struct nand_chip *chip, const uint8_t *buf,
2030 int oob_required, int page)
2031{
2032 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2033 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2034 struct nand_ecc_ctrl *ecc = &chip->ecc;
2035 u8 *data_buf, *oob_buf;
2036 int i, ret;
2037
Boris Brezillon25f815f2017-11-30 18:01:30 +01002038 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302039 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302040 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302041
2042 data_buf = (u8 *)buf;
2043 oob_buf = chip->oob_poi;
2044
2045 host->use_ecc = false;
2046 update_rw_regs(host, ecc->steps, false);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302047 config_nand_page_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302048
2049 for (i = 0; i < ecc->steps; i++) {
2050 int data_size1, data_size2, oob_size1, oob_size2;
2051 int reg_off = FLASH_BUF_ACC;
2052
2053 data_size1 = mtd->writesize - host->cw_size * (ecc->steps - 1);
2054 oob_size1 = host->bbm_size;
2055
2056 if (i == (ecc->steps - 1)) {
2057 data_size2 = ecc->size - data_size1 -
2058 ((ecc->steps - 1) << 2);
2059 oob_size2 = (ecc->steps << 2) + host->ecc_bytes_hw +
2060 host->spare_bytes;
2061 } else {
2062 data_size2 = host->cw_data - data_size1;
2063 oob_size2 = host->ecc_bytes_hw + host->spare_bytes;
2064 }
2065
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302066 write_data_dma(nandc, reg_off, data_buf, data_size1,
2067 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302068 reg_off += data_size1;
2069 data_buf += data_size1;
2070
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302071 write_data_dma(nandc, reg_off, oob_buf, oob_size1,
2072 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302073 reg_off += oob_size1;
2074 oob_buf += oob_size1;
2075
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302076 write_data_dma(nandc, reg_off, data_buf, data_size2,
2077 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302078 reg_off += data_size2;
2079 data_buf += data_size2;
2080
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302081 write_data_dma(nandc, reg_off, oob_buf, oob_size2, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302082 oob_buf += oob_size2;
2083
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302084 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302085 }
2086
2087 ret = submit_descs(nandc);
2088 if (ret)
2089 dev_err(nandc->dev, "failure to write raw page\n");
2090
2091 free_descs(nandc);
2092
Boris Brezillon25f815f2017-11-30 18:01:30 +01002093 if (!ret)
2094 ret = nand_prog_page_end_op(chip);
2095
Archit Tanejac76b78d2016-02-03 14:29:50 +05302096 return ret;
2097}
2098
2099/*
2100 * implements ecc->write_oob()
2101 *
Abhishek Sahu28eed9f2018-06-20 12:57:37 +05302102 * the NAND controller cannot write only data or only OOB within a codeword
2103 * since ECC is calculated for the combined codeword. So update the OOB from
2104 * chip->oob_poi, and pad the data area with OxFF before writing.
Archit Tanejac76b78d2016-02-03 14:29:50 +05302105 */
2106static int qcom_nandc_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
2107 int page)
2108{
2109 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2110 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2111 struct nand_ecc_ctrl *ecc = &chip->ecc;
2112 u8 *oob = chip->oob_poi;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302113 int data_size, oob_size;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002114 int ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302115
2116 host->use_ecc = true;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302117 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302118
2119 /* calculate the data and oob size for the last codeword/step */
2120 data_size = ecc->size - ((ecc->steps - 1) << 2);
Boris Brezillonaa02fcf2016-03-18 17:53:31 +01002121 oob_size = mtd->oobavail;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302122
Abhishek Sahu28eed9f2018-06-20 12:57:37 +05302123 memset(nandc->data_buffer, 0xff, host->cw_data);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302124 /* override new oob content to last codeword */
Boris Brezillonaa02fcf2016-03-18 17:53:31 +01002125 mtd_ooblayout_get_databytes(mtd, nandc->data_buffer + data_size, oob,
2126 0, mtd->oobavail);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302127
2128 set_address(host, host->cw_size * (ecc->steps - 1), page);
2129 update_rw_regs(host, 1, false);
2130
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302131 config_nand_page_write(nandc);
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302132 write_data_dma(nandc, FLASH_BUF_ACC,
2133 nandc->data_buffer, data_size + oob_size, 0);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302134 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302135
2136 ret = submit_descs(nandc);
2137
2138 free_descs(nandc);
2139
2140 if (ret) {
2141 dev_err(nandc->dev, "failure to write oob\n");
2142 return -EIO;
2143 }
2144
Boris Brezillon97d90da2017-11-30 18:01:29 +01002145 return nand_prog_page_end_op(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302146}
2147
2148static int qcom_nandc_block_bad(struct mtd_info *mtd, loff_t ofs)
2149{
2150 struct nand_chip *chip = mtd_to_nand(mtd);
2151 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2152 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2153 struct nand_ecc_ctrl *ecc = &chip->ecc;
2154 int page, ret, bbpos, bad = 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302155
2156 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
2157
2158 /*
2159 * configure registers for a raw sub page read, the address is set to
2160 * the beginning of the last codeword, we don't care about reading ecc
2161 * portion of oob. we just want the first few bytes from this codeword
2162 * that contains the BBM
2163 */
2164 host->use_ecc = false;
2165
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302166 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302167 ret = copy_last_cw(host, page);
2168 if (ret)
2169 goto err;
2170
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05302171 if (check_flash_errors(host, 1)) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05302172 dev_warn(nandc->dev, "error when trying to read BBM\n");
2173 goto err;
2174 }
2175
2176 bbpos = mtd->writesize - host->cw_size * (ecc->steps - 1);
2177
2178 bad = nandc->data_buffer[bbpos] != 0xff;
2179
2180 if (chip->options & NAND_BUSWIDTH_16)
2181 bad = bad || (nandc->data_buffer[bbpos + 1] != 0xff);
2182err:
2183 return bad;
2184}
2185
2186static int qcom_nandc_block_markbad(struct mtd_info *mtd, loff_t ofs)
2187{
2188 struct nand_chip *chip = mtd_to_nand(mtd);
2189 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2190 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2191 struct nand_ecc_ctrl *ecc = &chip->ecc;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002192 int page, ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302193
2194 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302195 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302196
2197 /*
2198 * to mark the BBM as bad, we flash the entire last codeword with 0s.
2199 * we don't care about the rest of the content in the codeword since
2200 * we aren't going to use this block again
2201 */
2202 memset(nandc->data_buffer, 0x00, host->cw_size);
2203
2204 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
2205
2206 /* prepare write */
2207 host->use_ecc = false;
2208 set_address(host, host->cw_size * (ecc->steps - 1), page);
2209 update_rw_regs(host, 1, false);
2210
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302211 config_nand_page_write(nandc);
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302212 write_data_dma(nandc, FLASH_BUF_ACC,
2213 nandc->data_buffer, host->cw_size, 0);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302214 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302215
2216 ret = submit_descs(nandc);
2217
2218 free_descs(nandc);
2219
2220 if (ret) {
2221 dev_err(nandc->dev, "failure to update BBM\n");
2222 return -EIO;
2223 }
2224
Boris Brezillon97d90da2017-11-30 18:01:29 +01002225 return nand_prog_page_end_op(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302226}
2227
2228/*
2229 * the three functions below implement chip->read_byte(), chip->read_buf()
2230 * and chip->write_buf() respectively. these aren't used for
2231 * reading/writing page data, they are used for smaller data like reading
2232 * id, status etc
2233 */
2234static uint8_t qcom_nandc_read_byte(struct mtd_info *mtd)
2235{
2236 struct nand_chip *chip = mtd_to_nand(mtd);
2237 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2238 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2239 u8 *buf = nandc->data_buffer;
2240 u8 ret = 0x0;
2241
2242 if (host->last_command == NAND_CMD_STATUS) {
2243 ret = host->status;
2244
2245 host->status = NAND_STATUS_READY | NAND_STATUS_WP;
2246
2247 return ret;
2248 }
2249
2250 if (nandc->buf_start < nandc->buf_count)
2251 ret = buf[nandc->buf_start++];
2252
2253 return ret;
2254}
2255
2256static void qcom_nandc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
2257{
2258 struct nand_chip *chip = mtd_to_nand(mtd);
2259 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2260 int real_len = min_t(size_t, len, nandc->buf_count - nandc->buf_start);
2261
2262 memcpy(buf, nandc->data_buffer + nandc->buf_start, real_len);
2263 nandc->buf_start += real_len;
2264}
2265
2266static void qcom_nandc_write_buf(struct mtd_info *mtd, const uint8_t *buf,
2267 int len)
2268{
2269 struct nand_chip *chip = mtd_to_nand(mtd);
2270 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2271 int real_len = min_t(size_t, len, nandc->buf_count - nandc->buf_start);
2272
2273 memcpy(nandc->data_buffer + nandc->buf_start, buf, real_len);
2274
2275 nandc->buf_start += real_len;
2276}
2277
2278/* we support only one external chip for now */
2279static void qcom_nandc_select_chip(struct mtd_info *mtd, int chipnr)
2280{
2281 struct nand_chip *chip = mtd_to_nand(mtd);
2282 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2283
2284 if (chipnr <= 0)
2285 return;
2286
2287 dev_warn(nandc->dev, "invalid chip select\n");
2288}
2289
2290/*
2291 * NAND controller page layout info
2292 *
2293 * Layout with ECC enabled:
2294 *
2295 * |----------------------| |---------------------------------|
2296 * | xx.......yy| | *********xx.......yy|
2297 * | DATA xx..ECC..yy| | DATA **SPARE**xx..ECC..yy|
2298 * | (516) xx.......yy| | (516-n*4) **(n*4)**xx.......yy|
2299 * | xx.......yy| | *********xx.......yy|
2300 * |----------------------| |---------------------------------|
2301 * codeword 1,2..n-1 codeword n
2302 * <---(528/532 Bytes)--> <-------(528/532 Bytes)--------->
2303 *
2304 * n = Number of codewords in the page
2305 * . = ECC bytes
2306 * * = Spare/free bytes
2307 * x = Unused byte(s)
2308 * y = Reserved byte(s)
2309 *
2310 * 2K page: n = 4, spare = 16 bytes
2311 * 4K page: n = 8, spare = 32 bytes
2312 * 8K page: n = 16, spare = 64 bytes
2313 *
2314 * the qcom nand controller operates at a sub page/codeword level. each
2315 * codeword is 528 and 532 bytes for 4 bit and 8 bit ECC modes respectively.
2316 * the number of ECC bytes vary based on the ECC strength and the bus width.
2317 *
2318 * the first n - 1 codewords contains 516 bytes of user data, the remaining
2319 * 12/16 bytes consist of ECC and reserved data. The nth codeword contains
2320 * both user data and spare(oobavail) bytes that sum up to 516 bytes.
2321 *
2322 * When we access a page with ECC enabled, the reserved bytes(s) are not
2323 * accessible at all. When reading, we fill up these unreadable positions
2324 * with 0xffs. When writing, the controller skips writing the inaccessible
2325 * bytes.
2326 *
2327 * Layout with ECC disabled:
2328 *
2329 * |------------------------------| |---------------------------------------|
2330 * | yy xx.......| | bb *********xx.......|
2331 * | DATA1 yy DATA2 xx..ECC..| | DATA1 bb DATA2 **SPARE**xx..ECC..|
2332 * | (size1) yy (size2) xx.......| | (size1) bb (size2) **(n*4)**xx.......|
2333 * | yy xx.......| | bb *********xx.......|
2334 * |------------------------------| |---------------------------------------|
2335 * codeword 1,2..n-1 codeword n
2336 * <-------(528/532 Bytes)------> <-----------(528/532 Bytes)----------->
2337 *
2338 * n = Number of codewords in the page
2339 * . = ECC bytes
2340 * * = Spare/free bytes
2341 * x = Unused byte(s)
2342 * y = Dummy Bad Bock byte(s)
2343 * b = Real Bad Block byte(s)
2344 * size1/size2 = function of codeword size and 'n'
2345 *
2346 * when the ECC block is disabled, one reserved byte (or two for 16 bit bus
2347 * width) is now accessible. For the first n - 1 codewords, these are dummy Bad
2348 * Block Markers. In the last codeword, this position contains the real BBM
2349 *
2350 * In order to have a consistent layout between RAW and ECC modes, we assume
2351 * the following OOB layout arrangement:
2352 *
2353 * |-----------| |--------------------|
2354 * |yyxx.......| |bb*********xx.......|
2355 * |yyxx..ECC..| |bb*FREEOOB*xx..ECC..|
2356 * |yyxx.......| |bb*********xx.......|
2357 * |yyxx.......| |bb*********xx.......|
2358 * |-----------| |--------------------|
2359 * first n - 1 nth OOB region
2360 * OOB regions
2361 *
2362 * n = Number of codewords in the page
2363 * . = ECC bytes
2364 * * = FREE OOB bytes
2365 * y = Dummy bad block byte(s) (inaccessible when ECC enabled)
2366 * x = Unused byte(s)
2367 * b = Real bad block byte(s) (inaccessible when ECC enabled)
2368 *
2369 * This layout is read as is when ECC is disabled. When ECC is enabled, the
2370 * inaccessible Bad Block byte(s) are ignored when we write to a page/oob,
2371 * and assumed as 0xffs when we read a page/oob. The ECC, unused and
Boris Brezillon421e81c2016-03-18 17:54:27 +01002372 * dummy/real bad block bytes are grouped as ecc bytes (i.e, ecc->bytes is
2373 * the sum of the three).
Archit Tanejac76b78d2016-02-03 14:29:50 +05302374 */
Boris Brezillon421e81c2016-03-18 17:54:27 +01002375static int qcom_nand_ooblayout_ecc(struct mtd_info *mtd, int section,
2376 struct mtd_oob_region *oobregion)
Archit Tanejac76b78d2016-02-03 14:29:50 +05302377{
Boris Brezillon421e81c2016-03-18 17:54:27 +01002378 struct nand_chip *chip = mtd_to_nand(mtd);
2379 struct qcom_nand_host *host = to_qcom_nand_host(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302380 struct nand_ecc_ctrl *ecc = &chip->ecc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302381
Boris Brezillon421e81c2016-03-18 17:54:27 +01002382 if (section > 1)
2383 return -ERANGE;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302384
Boris Brezillon421e81c2016-03-18 17:54:27 +01002385 if (!section) {
2386 oobregion->length = (ecc->bytes * (ecc->steps - 1)) +
2387 host->bbm_size;
2388 oobregion->offset = 0;
2389 } else {
2390 oobregion->length = host->ecc_bytes_hw + host->spare_bytes;
2391 oobregion->offset = mtd->oobsize - oobregion->length;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302392 }
2393
Boris Brezillon421e81c2016-03-18 17:54:27 +01002394 return 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302395}
2396
Boris Brezillon421e81c2016-03-18 17:54:27 +01002397static int qcom_nand_ooblayout_free(struct mtd_info *mtd, int section,
2398 struct mtd_oob_region *oobregion)
2399{
2400 struct nand_chip *chip = mtd_to_nand(mtd);
2401 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2402 struct nand_ecc_ctrl *ecc = &chip->ecc;
2403
2404 if (section)
2405 return -ERANGE;
2406
2407 oobregion->length = ecc->steps * 4;
2408 oobregion->offset = ((ecc->steps - 1) * ecc->bytes) + host->bbm_size;
2409
2410 return 0;
2411}
2412
2413static const struct mtd_ooblayout_ops qcom_nand_ooblayout_ops = {
2414 .ecc = qcom_nand_ooblayout_ecc,
2415 .free = qcom_nand_ooblayout_free,
2416};
2417
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302418static int
2419qcom_nandc_calc_ecc_bytes(int step_size, int strength)
2420{
2421 return strength == 4 ? 12 : 16;
2422}
2423NAND_ECC_CAPS_SINGLE(qcom_nandc_ecc_caps, qcom_nandc_calc_ecc_bytes,
2424 NANDC_STEP_SIZE, 4, 8);
2425
Archit Tanejac76b78d2016-02-03 14:29:50 +05302426static int qcom_nand_host_setup(struct qcom_nand_host *host)
2427{
2428 struct nand_chip *chip = &host->chip;
2429 struct mtd_info *mtd = nand_to_mtd(chip);
2430 struct nand_ecc_ctrl *ecc = &chip->ecc;
2431 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302432 int cwperpage, bad_block_byte, ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302433 bool wide_bus;
2434 int ecc_mode = 1;
2435
Abhishek Sahu320bdb52018-06-20 12:57:31 +05302436 /* controller only supports 512 bytes data steps */
2437 ecc->size = NANDC_STEP_SIZE;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302438 wide_bus = chip->options & NAND_BUSWIDTH_16 ? true : false;
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302439 cwperpage = mtd->writesize / NANDC_STEP_SIZE;
2440
2441 /*
2442 * Each CW has 4 available OOB bytes which will be protected with ECC
2443 * so remaining bytes can be used for ECC.
2444 */
2445 ret = nand_ecc_choose_conf(chip, &qcom_nandc_ecc_caps,
2446 mtd->oobsize - (cwperpage * 4));
2447 if (ret) {
2448 dev_err(nandc->dev, "No valid ECC settings possible\n");
2449 return ret;
2450 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302451
2452 if (ecc->strength >= 8) {
2453 /* 8 bit ECC defaults to BCH ECC on all platforms */
2454 host->bch_enabled = true;
2455 ecc_mode = 1;
2456
2457 if (wide_bus) {
2458 host->ecc_bytes_hw = 14;
2459 host->spare_bytes = 0;
2460 host->bbm_size = 2;
2461 } else {
2462 host->ecc_bytes_hw = 13;
2463 host->spare_bytes = 2;
2464 host->bbm_size = 1;
2465 }
2466 } else {
2467 /*
2468 * if the controller supports BCH for 4 bit ECC, the controller
2469 * uses lesser bytes for ECC. If RS is used, the ECC bytes is
2470 * always 10 bytes
2471 */
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302472 if (nandc->props->ecc_modes & ECC_BCH_4BIT) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05302473 /* BCH */
2474 host->bch_enabled = true;
2475 ecc_mode = 0;
2476
2477 if (wide_bus) {
2478 host->ecc_bytes_hw = 8;
2479 host->spare_bytes = 2;
2480 host->bbm_size = 2;
2481 } else {
2482 host->ecc_bytes_hw = 7;
2483 host->spare_bytes = 4;
2484 host->bbm_size = 1;
2485 }
2486 } else {
2487 /* RS */
2488 host->ecc_bytes_hw = 10;
2489
2490 if (wide_bus) {
2491 host->spare_bytes = 0;
2492 host->bbm_size = 2;
2493 } else {
2494 host->spare_bytes = 1;
2495 host->bbm_size = 1;
2496 }
2497 }
2498 }
2499
2500 /*
2501 * we consider ecc->bytes as the sum of all the non-data content in a
2502 * step. It gives us a clean representation of the oob area (even if
2503 * all the bytes aren't used for ECC).It is always 16 bytes for 8 bit
2504 * ECC and 12 bytes for 4 bit ECC
2505 */
2506 ecc->bytes = host->ecc_bytes_hw + host->spare_bytes + host->bbm_size;
2507
2508 ecc->read_page = qcom_nandc_read_page;
2509 ecc->read_page_raw = qcom_nandc_read_page_raw;
2510 ecc->read_oob = qcom_nandc_read_oob;
2511 ecc->write_page = qcom_nandc_write_page;
2512 ecc->write_page_raw = qcom_nandc_write_page_raw;
2513 ecc->write_oob = qcom_nandc_write_oob;
2514
2515 ecc->mode = NAND_ECC_HW;
2516
Boris Brezillon421e81c2016-03-18 17:54:27 +01002517 mtd_set_ooblayout(mtd, &qcom_nand_ooblayout_ops);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302518
Abhishek Sahucb80f112017-08-17 17:37:40 +05302519 nandc->max_cwperpage = max_t(unsigned int, nandc->max_cwperpage,
2520 cwperpage);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302521
2522 /*
2523 * DATA_UD_BYTES varies based on whether the read/write command protects
2524 * spare data with ECC too. We protect spare data by default, so we set
2525 * it to main + spare data, which are 512 and 4 bytes respectively.
2526 */
2527 host->cw_data = 516;
2528
2529 /*
2530 * total bytes in a step, either 528 bytes for 4 bit ECC, or 532 bytes
2531 * for 8 bit ECC
2532 */
2533 host->cw_size = host->cw_data + ecc->bytes;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302534 bad_block_byte = mtd->writesize - host->cw_size * (cwperpage - 1) + 1;
2535
2536 host->cfg0 = (cwperpage - 1) << CW_PER_PAGE
2537 | host->cw_data << UD_SIZE_BYTES
2538 | 0 << DISABLE_STATUS_AFTER_WRITE
2539 | 5 << NUM_ADDR_CYCLES
2540 | host->ecc_bytes_hw << ECC_PARITY_SIZE_BYTES_RS
2541 | 0 << STATUS_BFR_READ
2542 | 1 << SET_RD_MODE_AFTER_STATUS
2543 | host->spare_bytes << SPARE_SIZE_BYTES;
2544
2545 host->cfg1 = 7 << NAND_RECOVERY_CYCLES
2546 | 0 << CS_ACTIVE_BSY
2547 | bad_block_byte << BAD_BLOCK_BYTE_NUM
2548 | 0 << BAD_BLOCK_IN_SPARE_AREA
2549 | 2 << WR_RD_BSY_GAP
2550 | wide_bus << WIDE_FLASH
2551 | host->bch_enabled << ENABLE_BCH_ECC;
2552
2553 host->cfg0_raw = (cwperpage - 1) << CW_PER_PAGE
2554 | host->cw_size << UD_SIZE_BYTES
2555 | 5 << NUM_ADDR_CYCLES
2556 | 0 << SPARE_SIZE_BYTES;
2557
2558 host->cfg1_raw = 7 << NAND_RECOVERY_CYCLES
2559 | 0 << CS_ACTIVE_BSY
2560 | 17 << BAD_BLOCK_BYTE_NUM
2561 | 1 << BAD_BLOCK_IN_SPARE_AREA
2562 | 2 << WR_RD_BSY_GAP
2563 | wide_bus << WIDE_FLASH
2564 | 1 << DEV0_CFG1_ECC_DISABLE;
2565
Abhishek Sahu10777de2017-08-03 17:56:39 +02002566 host->ecc_bch_cfg = !host->bch_enabled << ECC_CFG_ECC_DISABLE
Archit Tanejac76b78d2016-02-03 14:29:50 +05302567 | 0 << ECC_SW_RESET
2568 | host->cw_data << ECC_NUM_DATA_BYTES
2569 | 1 << ECC_FORCE_CLK_OPEN
2570 | ecc_mode << ECC_MODE
2571 | host->ecc_bytes_hw << ECC_PARITY_SIZE_BYTES_BCH;
2572
2573 host->ecc_buf_cfg = 0x203 << NUM_STEPS;
2574
2575 host->clrflashstatus = FS_READY_BSY_N;
2576 host->clrreadstatus = 0xc0;
Abhishek Sahua86b9c42017-08-17 17:37:44 +05302577 nandc->regs->erased_cw_detect_cfg_clr =
2578 cpu_to_le32(CLR_ERASED_PAGE_DET);
2579 nandc->regs->erased_cw_detect_cfg_set =
2580 cpu_to_le32(SET_ERASED_PAGE_DET);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302581
2582 dev_dbg(nandc->dev,
2583 "cfg0 %x cfg1 %x ecc_buf_cfg %x ecc_bch cfg %x cw_size %d cw_data %d strength %d parity_bytes %d steps %d\n",
2584 host->cfg0, host->cfg1, host->ecc_buf_cfg, host->ecc_bch_cfg,
2585 host->cw_size, host->cw_data, ecc->strength, ecc->bytes,
2586 cwperpage);
2587
2588 return 0;
2589}
2590
2591static int qcom_nandc_alloc(struct qcom_nand_controller *nandc)
2592{
2593 int ret;
2594
2595 ret = dma_set_coherent_mask(nandc->dev, DMA_BIT_MASK(32));
2596 if (ret) {
2597 dev_err(nandc->dev, "failed to set DMA mask\n");
2598 return ret;
2599 }
2600
2601 /*
2602 * we use the internal buffer for reading ONFI params, reading small
2603 * data like ID and status, and preforming read-copy-write operations
2604 * when writing to a codeword partially. 532 is the maximum possible
2605 * size of a codeword for our nand controller
2606 */
2607 nandc->buf_size = 532;
2608
2609 nandc->data_buffer = devm_kzalloc(nandc->dev, nandc->buf_size,
2610 GFP_KERNEL);
2611 if (!nandc->data_buffer)
2612 return -ENOMEM;
2613
2614 nandc->regs = devm_kzalloc(nandc->dev, sizeof(*nandc->regs),
2615 GFP_KERNEL);
2616 if (!nandc->regs)
2617 return -ENOMEM;
2618
Kees Cooka86854d2018-06-12 14:07:58 -07002619 nandc->reg_read_buf = devm_kcalloc(nandc->dev,
2620 MAX_REG_RD, sizeof(*nandc->reg_read_buf),
Archit Tanejac76b78d2016-02-03 14:29:50 +05302621 GFP_KERNEL);
2622 if (!nandc->reg_read_buf)
2623 return -ENOMEM;
2624
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302625 if (nandc->props->is_bam) {
Abhishek Sahu6192ff72017-08-17 17:37:39 +05302626 nandc->reg_read_dma =
2627 dma_map_single(nandc->dev, nandc->reg_read_buf,
2628 MAX_REG_RD *
2629 sizeof(*nandc->reg_read_buf),
2630 DMA_FROM_DEVICE);
2631 if (dma_mapping_error(nandc->dev, nandc->reg_read_dma)) {
2632 dev_err(nandc->dev, "failed to DMA MAP reg buffer\n");
2633 return -EIO;
2634 }
2635
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302636 nandc->tx_chan = dma_request_slave_channel(nandc->dev, "tx");
2637 if (!nandc->tx_chan) {
2638 dev_err(nandc->dev, "failed to request tx channel\n");
2639 return -ENODEV;
2640 }
2641
2642 nandc->rx_chan = dma_request_slave_channel(nandc->dev, "rx");
2643 if (!nandc->rx_chan) {
2644 dev_err(nandc->dev, "failed to request rx channel\n");
2645 return -ENODEV;
2646 }
2647
2648 nandc->cmd_chan = dma_request_slave_channel(nandc->dev, "cmd");
2649 if (!nandc->cmd_chan) {
2650 dev_err(nandc->dev, "failed to request cmd channel\n");
2651 return -ENODEV;
2652 }
Abhishek Sahucb80f112017-08-17 17:37:40 +05302653
2654 /*
2655 * Initially allocate BAM transaction to read ONFI param page.
2656 * After detecting all the devices, this BAM transaction will
2657 * be freed and the next BAM tranasction will be allocated with
2658 * maximum codeword size
2659 */
2660 nandc->max_cwperpage = 1;
2661 nandc->bam_txn = alloc_bam_transaction(nandc);
2662 if (!nandc->bam_txn) {
2663 dev_err(nandc->dev,
2664 "failed to allocate bam transaction\n");
2665 return -ENOMEM;
2666 }
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302667 } else {
2668 nandc->chan = dma_request_slave_channel(nandc->dev, "rxtx");
2669 if (!nandc->chan) {
2670 dev_err(nandc->dev,
2671 "failed to request slave channel\n");
2672 return -ENODEV;
2673 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302674 }
2675
2676 INIT_LIST_HEAD(&nandc->desc_list);
2677 INIT_LIST_HEAD(&nandc->host_list);
2678
Marc Gonzalezd45bc582016-07-27 11:23:52 +02002679 nand_hw_control_init(&nandc->controller);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302680
2681 return 0;
2682}
2683
2684static void qcom_nandc_unalloc(struct qcom_nand_controller *nandc)
2685{
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302686 if (nandc->props->is_bam) {
Abhishek Sahu6192ff72017-08-17 17:37:39 +05302687 if (!dma_mapping_error(nandc->dev, nandc->reg_read_dma))
2688 dma_unmap_single(nandc->dev, nandc->reg_read_dma,
2689 MAX_REG_RD *
2690 sizeof(*nandc->reg_read_buf),
2691 DMA_FROM_DEVICE);
2692
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302693 if (nandc->tx_chan)
2694 dma_release_channel(nandc->tx_chan);
2695
2696 if (nandc->rx_chan)
2697 dma_release_channel(nandc->rx_chan);
2698
2699 if (nandc->cmd_chan)
2700 dma_release_channel(nandc->cmd_chan);
2701 } else {
2702 if (nandc->chan)
2703 dma_release_channel(nandc->chan);
2704 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302705}
2706
2707/* one time setup of a few nand controller registers */
2708static int qcom_nandc_setup(struct qcom_nand_controller *nandc)
2709{
Abhishek Sahu9d43f912017-08-17 17:37:45 +05302710 u32 nand_ctrl;
2711
Archit Tanejac76b78d2016-02-03 14:29:50 +05302712 /* kill onenand */
2713 nandc_write(nandc, SFLASHC_BURST_CFG, 0);
Abhishek Sahucc409b92017-08-17 17:37:47 +05302714 nandc_write(nandc, dev_cmd_reg_addr(nandc, NAND_DEV_CMD_VLD),
2715 NAND_DEV_CMD_VLD_VAL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302716
Abhishek Sahu9d43f912017-08-17 17:37:45 +05302717 /* enable ADM or BAM DMA */
2718 if (nandc->props->is_bam) {
2719 nand_ctrl = nandc_read(nandc, NAND_CTRL);
2720 nandc_write(nandc, NAND_CTRL, nand_ctrl | BAM_MODE_EN);
2721 } else {
2722 nandc_write(nandc, NAND_FLASH_CHIP_SELECT, DM_EN);
2723 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302724
2725 /* save the original values of these registers */
Abhishek Sahucc409b92017-08-17 17:37:47 +05302726 nandc->cmd1 = nandc_read(nandc, dev_cmd_reg_addr(nandc, NAND_DEV_CMD1));
Abhishek Sahud8a9b322017-08-11 17:09:16 +05302727 nandc->vld = NAND_DEV_CMD_VLD_VAL;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302728
2729 return 0;
2730}
2731
2732static int qcom_nand_host_init(struct qcom_nand_controller *nandc,
2733 struct qcom_nand_host *host,
2734 struct device_node *dn)
2735{
2736 struct nand_chip *chip = &host->chip;
2737 struct mtd_info *mtd = nand_to_mtd(chip);
2738 struct device *dev = nandc->dev;
2739 int ret;
2740
2741 ret = of_property_read_u32(dn, "reg", &host->cs);
2742 if (ret) {
2743 dev_err(dev, "can't get chip-select\n");
2744 return -ENXIO;
2745 }
2746
2747 nand_set_flash_node(chip, dn);
2748 mtd->name = devm_kasprintf(dev, GFP_KERNEL, "qcom_nand.%d", host->cs);
Fabio Estevam069f0532018-01-05 18:02:55 -02002749 if (!mtd->name)
2750 return -ENOMEM;
2751
Archit Tanejac76b78d2016-02-03 14:29:50 +05302752 mtd->owner = THIS_MODULE;
2753 mtd->dev.parent = dev;
2754
2755 chip->cmdfunc = qcom_nandc_command;
2756 chip->select_chip = qcom_nandc_select_chip;
2757 chip->read_byte = qcom_nandc_read_byte;
2758 chip->read_buf = qcom_nandc_read_buf;
2759 chip->write_buf = qcom_nandc_write_buf;
Miquel Raynalb9587582018-03-19 14:47:19 +01002760 chip->set_features = nand_get_set_features_notsupp;
2761 chip->get_features = nand_get_set_features_notsupp;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302762
2763 /*
2764 * the bad block marker is readable only when we read the last codeword
2765 * of a page with ECC disabled. currently, the nand_base and nand_bbt
2766 * helpers don't allow us to read BB from a nand chip with ECC
2767 * disabled (MTD_OPS_PLACE_OOB is set by default). use the block_bad
2768 * and block_markbad helpers until we permanently switch to using
2769 * MTD_OPS_RAW for all drivers (with the help of badblockbits)
2770 */
2771 chip->block_bad = qcom_nandc_block_bad;
2772 chip->block_markbad = qcom_nandc_block_markbad;
2773
2774 chip->controller = &nandc->controller;
2775 chip->options |= NAND_NO_SUBPAGE_WRITE | NAND_USE_BOUNCE_BUFFER |
2776 NAND_SKIP_BBTSCAN;
2777
2778 /* set up initial status value */
2779 host->status = NAND_STATUS_READY | NAND_STATUS_WP;
2780
2781 ret = nand_scan_ident(mtd, 1, NULL);
2782 if (ret)
2783 return ret;
2784
2785 ret = qcom_nand_host_setup(host);
Abhishek Sahu89f51272017-07-19 17:17:58 +05302786
2787 return ret;
2788}
2789
2790static int qcom_nand_mtd_register(struct qcom_nand_controller *nandc,
2791 struct qcom_nand_host *host,
2792 struct device_node *dn)
2793{
2794 struct nand_chip *chip = &host->chip;
2795 struct mtd_info *mtd = nand_to_mtd(chip);
2796 int ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302797
2798 ret = nand_scan_tail(mtd);
2799 if (ret)
2800 return ret;
2801
Abhishek Sahu89f51272017-07-19 17:17:58 +05302802 ret = mtd_device_register(mtd, NULL, 0);
2803 if (ret)
2804 nand_cleanup(mtd_to_nand(mtd));
2805
2806 return ret;
2807}
2808
2809static int qcom_probe_nand_devices(struct qcom_nand_controller *nandc)
2810{
2811 struct device *dev = nandc->dev;
2812 struct device_node *dn = dev->of_node, *child;
2813 struct qcom_nand_host *host, *tmp;
2814 int ret;
2815
2816 for_each_available_child_of_node(dn, child) {
2817 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2818 if (!host) {
2819 of_node_put(child);
2820 return -ENOMEM;
2821 }
2822
2823 ret = qcom_nand_host_init(nandc, host, child);
2824 if (ret) {
2825 devm_kfree(dev, host);
2826 continue;
2827 }
2828
2829 list_add_tail(&host->node, &nandc->host_list);
2830 }
2831
2832 if (list_empty(&nandc->host_list))
2833 return -ENODEV;
2834
Abhishek Sahucb80f112017-08-17 17:37:40 +05302835 if (nandc->props->is_bam) {
2836 free_bam_transaction(nandc);
2837 nandc->bam_txn = alloc_bam_transaction(nandc);
2838 if (!nandc->bam_txn) {
2839 dev_err(nandc->dev,
2840 "failed to allocate bam transaction\n");
2841 return -ENOMEM;
2842 }
2843 }
2844
Abhishek Sahu89f51272017-07-19 17:17:58 +05302845 list_for_each_entry_safe(host, tmp, &nandc->host_list, node) {
2846 ret = qcom_nand_mtd_register(nandc, host, child);
2847 if (ret) {
2848 list_del(&host->node);
2849 devm_kfree(dev, host);
2850 }
2851 }
2852
2853 if (list_empty(&nandc->host_list))
2854 return -ENODEV;
2855
2856 return 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302857}
2858
2859/* parse custom DT properties here */
2860static int qcom_nandc_parse_dt(struct platform_device *pdev)
2861{
2862 struct qcom_nand_controller *nandc = platform_get_drvdata(pdev);
2863 struct device_node *np = nandc->dev->of_node;
2864 int ret;
2865
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302866 if (!nandc->props->is_bam) {
2867 ret = of_property_read_u32(np, "qcom,cmd-crci",
2868 &nandc->cmd_crci);
2869 if (ret) {
2870 dev_err(nandc->dev, "command CRCI unspecified\n");
2871 return ret;
2872 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302873
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302874 ret = of_property_read_u32(np, "qcom,data-crci",
2875 &nandc->data_crci);
2876 if (ret) {
2877 dev_err(nandc->dev, "data CRCI unspecified\n");
2878 return ret;
2879 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302880 }
2881
2882 return 0;
2883}
2884
2885static int qcom_nandc_probe(struct platform_device *pdev)
2886{
2887 struct qcom_nand_controller *nandc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302888 const void *dev_data;
2889 struct device *dev = &pdev->dev;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302890 struct resource *res;
2891 int ret;
2892
2893 nandc = devm_kzalloc(&pdev->dev, sizeof(*nandc), GFP_KERNEL);
2894 if (!nandc)
2895 return -ENOMEM;
2896
2897 platform_set_drvdata(pdev, nandc);
2898 nandc->dev = dev;
2899
2900 dev_data = of_device_get_match_data(dev);
2901 if (!dev_data) {
2902 dev_err(&pdev->dev, "failed to get device data\n");
2903 return -ENODEV;
2904 }
2905
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302906 nandc->props = dev_data;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302907
2908 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2909 nandc->base = devm_ioremap_resource(dev, res);
2910 if (IS_ERR(nandc->base))
2911 return PTR_ERR(nandc->base);
2912
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05302913 nandc->base_phys = res->start;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302914 nandc->base_dma = phys_to_dma(dev, (phys_addr_t)res->start);
2915
2916 nandc->core_clk = devm_clk_get(dev, "core");
2917 if (IS_ERR(nandc->core_clk))
2918 return PTR_ERR(nandc->core_clk);
2919
2920 nandc->aon_clk = devm_clk_get(dev, "aon");
2921 if (IS_ERR(nandc->aon_clk))
2922 return PTR_ERR(nandc->aon_clk);
2923
2924 ret = qcom_nandc_parse_dt(pdev);
2925 if (ret)
2926 return ret;
2927
2928 ret = qcom_nandc_alloc(nandc);
2929 if (ret)
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302930 goto err_core_clk;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302931
2932 ret = clk_prepare_enable(nandc->core_clk);
2933 if (ret)
2934 goto err_core_clk;
2935
2936 ret = clk_prepare_enable(nandc->aon_clk);
2937 if (ret)
2938 goto err_aon_clk;
2939
2940 ret = qcom_nandc_setup(nandc);
2941 if (ret)
2942 goto err_setup;
2943
Abhishek Sahu89f51272017-07-19 17:17:58 +05302944 ret = qcom_probe_nand_devices(nandc);
2945 if (ret)
2946 goto err_setup;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302947
2948 return 0;
2949
Archit Tanejac76b78d2016-02-03 14:29:50 +05302950err_setup:
2951 clk_disable_unprepare(nandc->aon_clk);
2952err_aon_clk:
2953 clk_disable_unprepare(nandc->core_clk);
2954err_core_clk:
2955 qcom_nandc_unalloc(nandc);
2956
2957 return ret;
2958}
2959
2960static int qcom_nandc_remove(struct platform_device *pdev)
2961{
2962 struct qcom_nand_controller *nandc = platform_get_drvdata(pdev);
2963 struct qcom_nand_host *host;
2964
2965 list_for_each_entry(host, &nandc->host_list, node)
2966 nand_release(nand_to_mtd(&host->chip));
2967
2968 qcom_nandc_unalloc(nandc);
2969
2970 clk_disable_unprepare(nandc->aon_clk);
2971 clk_disable_unprepare(nandc->core_clk);
2972
2973 return 0;
2974}
2975
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302976static const struct qcom_nandc_props ipq806x_nandc_props = {
2977 .ecc_modes = (ECC_RS_4BIT | ECC_BCH_8BIT),
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +05302978 .is_bam = false,
Abhishek Sahucc409b92017-08-17 17:37:47 +05302979 .dev_cmd_reg_start = 0x0,
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302980};
Archit Tanejac76b78d2016-02-03 14:29:50 +05302981
Abhishek Sahua0637832017-08-17 17:37:53 +05302982static const struct qcom_nandc_props ipq4019_nandc_props = {
2983 .ecc_modes = (ECC_BCH_4BIT | ECC_BCH_8BIT),
2984 .is_bam = true,
2985 .dev_cmd_reg_start = 0x0,
2986};
2987
Abhishek Sahudce84762017-08-17 17:37:54 +05302988static const struct qcom_nandc_props ipq8074_nandc_props = {
2989 .ecc_modes = (ECC_BCH_4BIT | ECC_BCH_8BIT),
2990 .is_bam = true,
2991 .dev_cmd_reg_start = 0x7000,
2992};
2993
Archit Tanejac76b78d2016-02-03 14:29:50 +05302994/*
2995 * data will hold a struct pointer containing more differences once we support
2996 * more controller variants
2997 */
2998static const struct of_device_id qcom_nandc_of_match[] = {
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302999 {
3000 .compatible = "qcom,ipq806x-nand",
3001 .data = &ipq806x_nandc_props,
Archit Tanejac76b78d2016-02-03 14:29:50 +05303002 },
Abhishek Sahua0637832017-08-17 17:37:53 +05303003 {
3004 .compatible = "qcom,ipq4019-nand",
3005 .data = &ipq4019_nandc_props,
3006 },
Abhishek Sahudce84762017-08-17 17:37:54 +05303007 {
3008 .compatible = "qcom,ipq8074-nand",
3009 .data = &ipq8074_nandc_props,
3010 },
Archit Tanejac76b78d2016-02-03 14:29:50 +05303011 {}
3012};
3013MODULE_DEVICE_TABLE(of, qcom_nandc_of_match);
3014
3015static struct platform_driver qcom_nandc_driver = {
3016 .driver = {
3017 .name = "qcom-nandc",
3018 .of_match_table = qcom_nandc_of_match,
3019 },
3020 .probe = qcom_nandc_probe,
3021 .remove = qcom_nandc_remove,
3022};
3023module_platform_driver(qcom_nandc_driver);
3024
3025MODULE_AUTHOR("Archit Taneja <architt@codeaurora.org>");
3026MODULE_DESCRIPTION("Qualcomm NAND Controller driver");
3027MODULE_LICENSE("GPL v2");