blob: c54e92a207fed85fd9fa3f0116434206d6a8c279 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
69 return drm_fb_cma_create(dev, file_priv, mode_cmd);
70}
71
72static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
73{
74 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010075 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060076}
77
Wei Yongjun30457672016-09-10 12:32:57 +000078static int tilcdc_atomic_check(struct drm_device *dev,
79 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020080{
81 int ret;
82
83 ret = drm_atomic_helper_check_modeset(dev, state);
84 if (ret)
85 return ret;
86
87 ret = drm_atomic_helper_check_planes(dev, state);
88 if (ret)
89 return ret;
90
91 /*
92 * tilcdc ->atomic_check can update ->mode_changed if pixel format
93 * changes, hence will we check modeset changes again.
94 */
95 ret = drm_atomic_helper_check_modeset(dev, state);
96 if (ret)
97 return ret;
98
99 return ret;
100}
101
102static int tilcdc_commit(struct drm_device *dev,
103 struct drm_atomic_state *state,
104 bool async)
105{
106 int ret;
107
108 ret = drm_atomic_helper_prepare_planes(dev, state);
109 if (ret)
110 return ret;
111
112 drm_atomic_helper_swap_state(state, true);
113
114 /*
115 * Everything below can be run asynchronously without the need to grab
116 * any modeset locks at all under one condition: It must be guaranteed
117 * that the asynchronous work has either been cancelled (if the driver
118 * supports it, which at least requires that the framebuffers get
119 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
120 * before the new state gets committed on the software side with
121 * drm_atomic_helper_swap_state().
122 *
123 * This scheme allows new atomic state updates to be prepared and
124 * checked in parallel to the asynchronous completion of the previous
125 * update. Which is important since compositors need to figure out the
126 * composition of the next frame right after having submitted the
127 * current layout.
128 */
129
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300130 /* Keep HW on while we commit the state. */
131 pm_runtime_get_sync(dev->dev);
132
Jyri Sarhaedc43302015-12-30 17:40:24 +0200133 drm_atomic_helper_commit_modeset_disables(dev, state);
134
Liu Ying2b58e982016-08-29 17:12:03 +0800135 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200136
137 drm_atomic_helper_commit_modeset_enables(dev, state);
138
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300139 /* Now HW should remain on if need becase the crtc is enabled */
140 pm_runtime_put_sync(dev->dev);
141
Jyri Sarhaedc43302015-12-30 17:40:24 +0200142 drm_atomic_helper_wait_for_vblanks(dev, state);
143
144 drm_atomic_helper_cleanup_planes(dev, state);
145
Jyri Sarhaedc43302015-12-30 17:40:24 +0200146 return 0;
147}
148
Rob Clark16ea9752013-01-08 15:04:28 -0600149static const struct drm_mode_config_funcs mode_config_funcs = {
150 .fb_create = tilcdc_fb_create,
151 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200152 .atomic_check = tilcdc_atomic_check,
153 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600154};
155
156static int modeset_init(struct drm_device *dev)
157{
158 struct tilcdc_drm_private *priv = dev->dev_private;
159 struct tilcdc_module *mod;
160
161 drm_mode_config_init(dev);
162
163 priv->crtc = tilcdc_crtc_create(dev);
164
165 list_for_each_entry(mod, &module_list, list) {
166 DBG("loading module: %s", mod->name);
167 mod->funcs->modeset_init(mod, dev);
168 }
169
Rob Clark16ea9752013-01-08 15:04:28 -0600170 dev->mode_config.min_width = 0;
171 dev->mode_config.min_height = 0;
172 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
173 dev->mode_config.max_height = 2048;
174 dev->mode_config.funcs = &mode_config_funcs;
175
176 return 0;
177}
178
179#ifdef CONFIG_CPU_FREQ
180static int cpufreq_transition(struct notifier_block *nb,
181 unsigned long val, void *data)
182{
183 struct tilcdc_drm_private *priv = container_of(nb,
184 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300185
Jyri Sarha642e5162016-09-06 16:19:54 +0300186 if (val == CPUFREQ_POSTCHANGE)
187 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600188
189 return 0;
190}
191#endif
192
193/*
194 * DRM operations:
195 */
196
Jyri Sarha923310b2016-10-17 17:53:33 +0300197static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600198{
199 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600200
Jyri Sarha923310b2016-10-17 17:53:33 +0300201 drm_modeset_lock_crtc(priv->crtc, NULL);
202 tilcdc_crtc_disable(priv->crtc);
203 drm_modeset_unlock_crtc(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200204
Jyri Sarha923310b2016-10-17 17:53:33 +0300205 drm_dev_unregister(dev);
206
Rob Clark16ea9752013-01-08 15:04:28 -0600207 drm_kms_helper_poll_fini(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300208 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600209 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300210 drm_mode_config_cleanup(dev);
211
212 tilcdc_remove_external_encoders(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600213
214#ifdef CONFIG_CPU_FREQ
215 cpufreq_unregister_notifier(&priv->freq_transition,
216 CPUFREQ_TRANSITION_NOTIFIER);
217#endif
218
219 if (priv->clk)
220 clk_put(priv->clk);
221
222 if (priv->mmio)
223 iounmap(priv->mmio);
224
225 flush_workqueue(priv->wq);
226 destroy_workqueue(priv->wq);
227
228 dev->dev_private = NULL;
229
230 pm_runtime_disable(dev->dev);
231
Jyri Sarha923310b2016-10-17 17:53:33 +0300232 drm_dev_unref(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600233}
234
Jyri Sarha923310b2016-10-17 17:53:33 +0300235static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600236{
Jyri Sarha923310b2016-10-17 17:53:33 +0300237 struct drm_device *ddev;
238 struct platform_device *pdev = to_platform_device(dev);
239 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600240 struct tilcdc_drm_private *priv;
241 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500242 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600243 int ret;
244
Jyri Sarha923310b2016-10-17 17:53:33 +0300245 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300246 if (!priv) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300247 dev_err(dev, "failed to allocate private data\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600248 return -ENOMEM;
249 }
250
Jyri Sarha923310b2016-10-17 17:53:33 +0300251 ddev = drm_dev_alloc(ddrv, dev);
252 if (IS_ERR(ddev))
253 return PTR_ERR(ddev);
254
255 ddev->platformdev = pdev;
256 ddev->dev_private = priv;
Rob Clark16ea9752013-01-08 15:04:28 -0600257
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200258 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300259 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200260
Rob Clark16ea9752013-01-08 15:04:28 -0600261 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300262 if (!priv->wq) {
263 ret = -ENOMEM;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200264 goto fail_unset_priv;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300265 }
Rob Clark16ea9752013-01-08 15:04:28 -0600266
267 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
268 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300269 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600270 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300271 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600272 }
273
274 priv->mmio = ioremap_nocache(res->start, resource_size(res));
275 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300276 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600277 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300278 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600279 }
280
Jyri Sarha923310b2016-10-17 17:53:33 +0300281 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600282 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300283 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600284 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300285 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600286 }
287
Rob Clark16ea9752013-01-08 15:04:28 -0600288#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600289 priv->freq_transition.notifier_call = cpufreq_transition;
290 ret = cpufreq_register_notifier(&priv->freq_transition,
291 CPUFREQ_TRANSITION_NOTIFIER);
292 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300293 dev_err(dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600294 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600295 }
296#endif
297
298 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500299 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
300
301 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
302
303 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
304 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
305
306 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
307
308 if (of_property_read_u32(node, "ti,max-pixelclock",
309 &priv->max_pixelclock))
310 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
311
312 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600313
Jyri Sarha923310b2016-10-17 17:53:33 +0300314 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600315
316 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300317 pm_runtime_get_sync(dev);
318 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600319 case 0x4c100102:
320 priv->rev = 1;
321 break;
322 case 0x4f200800:
323 case 0x4f201000:
324 priv->rev = 2;
325 break;
326 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300327 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
328 "defaulting to LCD revision 1\n",
329 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600330 priv->rev = 1;
331 break;
332 }
333
Jyri Sarha923310b2016-10-17 17:53:33 +0300334 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600335
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300336 if (priv->rev == 1) {
337 DBG("Revision 1 LCDC supports only RGB565 format");
338 priv->pixelformats = tilcdc_rev1_formats;
339 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300340 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300341 } else {
342 const char *str = "\0";
343
344 of_property_read_string(node, "blue-and-red-wiring", &str);
345 if (0 == strcmp(str, "crossed")) {
346 DBG("Configured for crossed blue and red wires");
347 priv->pixelformats = tilcdc_crossed_formats;
348 priv->num_pixelformats =
349 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300350 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300351 } else if (0 == strcmp(str, "straight")) {
352 DBG("Configured for straight blue and red wires");
353 priv->pixelformats = tilcdc_straight_formats;
354 priv->num_pixelformats =
355 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300356 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300357 } else {
358 DBG("Blue and red wiring '%s' unknown, use legacy mode",
359 str);
360 priv->pixelformats = tilcdc_legacy_formats;
361 priv->num_pixelformats =
362 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300363 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300364 }
365 }
366
Jyri Sarha923310b2016-10-17 17:53:33 +0300367 ret = modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600368 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300369 dev_err(dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300370 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600371 }
372
Jyri Sarha923310b2016-10-17 17:53:33 +0300373 platform_set_drvdata(pdev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200374
375 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300376 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200377 if (ret < 0)
378 goto fail_mode_config_cleanup;
379
Jyri Sarha923310b2016-10-17 17:53:33 +0300380 ret = tilcdc_add_external_encoders(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200381 if (ret < 0)
382 goto fail_component_cleanup;
383 }
384
385 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300386 dev_err(dev, "no encoders/connectors found\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200387 ret = -ENXIO;
388 goto fail_external_cleanup;
389 }
390
Jyri Sarha923310b2016-10-17 17:53:33 +0300391 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600392 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300393 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200394 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600395 }
396
Jyri Sarha923310b2016-10-17 17:53:33 +0300397 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600398 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300399 dev_err(dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300400 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600401 }
402
Jyri Sarha923310b2016-10-17 17:53:33 +0300403 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200404
Jyri Sarha923310b2016-10-17 17:53:33 +0300405 priv->fbdev = drm_fbdev_cma_init(ddev, bpp,
406 ddev->mode_config.num_crtc,
407 ddev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300408 if (IS_ERR(priv->fbdev)) {
409 ret = PTR_ERR(priv->fbdev);
410 goto fail_irq_uninstall;
411 }
Rob Clark16ea9752013-01-08 15:04:28 -0600412
Jyri Sarha923310b2016-10-17 17:53:33 +0300413 drm_kms_helper_poll_init(ddev);
414
415 ret = drm_dev_register(ddev, 0);
416 if (ret)
417 goto fail_platform_init;
Rob Clark16ea9752013-01-08 15:04:28 -0600418
419 return 0;
420
Jyri Sarha923310b2016-10-17 17:53:33 +0300421fail_platform_init:
422 drm_kms_helper_poll_fini(ddev);
423 drm_fbdev_cma_fini(priv->fbdev);
424
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300425fail_irq_uninstall:
Jyri Sarha923310b2016-10-17 17:53:33 +0300426 drm_irq_uninstall(ddev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300427
428fail_vblank_cleanup:
Jyri Sarha923310b2016-10-17 17:53:33 +0300429 drm_vblank_cleanup(ddev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300430
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200431fail_component_cleanup:
432 if (priv->is_componentized)
Jyri Sarha923310b2016-10-17 17:53:33 +0300433 component_unbind_all(dev, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200434
Daniel Schultz7b993852016-09-23 12:52:49 +0200435fail_mode_config_cleanup:
Jyri Sarha923310b2016-10-17 17:53:33 +0300436 drm_mode_config_cleanup(ddev);
Daniel Schultz7b993852016-09-23 12:52:49 +0200437
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200438fail_external_cleanup:
Jyri Sarha923310b2016-10-17 17:53:33 +0300439 tilcdc_remove_external_encoders(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200440
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300441fail_cpufreq_unregister:
Jyri Sarha923310b2016-10-17 17:53:33 +0300442 pm_runtime_disable(dev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300443#ifdef CONFIG_CPU_FREQ
444 cpufreq_unregister_notifier(&priv->freq_transition,
445 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300446
447fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200448#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300449 clk_put(priv->clk);
450
451fail_iounmap:
452 iounmap(priv->mmio);
453
454fail_free_wq:
455 flush_workqueue(priv->wq);
456 destroy_workqueue(priv->wq);
457
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200458fail_unset_priv:
Jyri Sarha923310b2016-10-17 17:53:33 +0300459 ddev->dev_private = NULL;
460 drm_dev_unref(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200461
Rob Clark16ea9752013-01-08 15:04:28 -0600462 return ret;
463}
464
Rob Clark16ea9752013-01-08 15:04:28 -0600465static void tilcdc_lastclose(struct drm_device *dev)
466{
467 struct tilcdc_drm_private *priv = dev->dev_private;
468 drm_fbdev_cma_restore_mode(priv->fbdev);
469}
470
Daniel Vettere9f0d762013-12-11 11:34:42 +0100471static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600472{
473 struct drm_device *dev = arg;
474 struct tilcdc_drm_private *priv = dev->dev_private;
475 return tilcdc_crtc_irq(priv->crtc);
476}
477
Thierry Reding88e72712015-09-24 18:35:31 +0200478static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600479{
Rob Clark16ea9752013-01-08 15:04:28 -0600480 return 0;
481}
482
Thierry Reding88e72712015-09-24 18:35:31 +0200483static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600484{
Tomi Valkeinen2b2080d2015-10-20 09:37:27 +0300485 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600486}
487
Jyri Sarha514d1a12016-06-16 11:28:23 +0300488#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600489static const struct {
490 const char *name;
491 uint8_t rev;
492 uint8_t save;
493 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530494} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600495#define REG(rev, save, reg) { #reg, rev, save, reg }
496 /* exists in revision 1: */
497 REG(1, false, LCDC_PID_REG),
498 REG(1, true, LCDC_CTRL_REG),
499 REG(1, false, LCDC_STAT_REG),
500 REG(1, true, LCDC_RASTER_CTRL_REG),
501 REG(1, true, LCDC_RASTER_TIMING_0_REG),
502 REG(1, true, LCDC_RASTER_TIMING_1_REG),
503 REG(1, true, LCDC_RASTER_TIMING_2_REG),
504 REG(1, true, LCDC_DMA_CTRL_REG),
505 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
506 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
507 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
508 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
509 /* new in revision 2: */
510 REG(2, false, LCDC_RAW_STAT_REG),
511 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200512 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600513 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
514 REG(2, false, LCDC_END_OF_INT_IND_REG),
515 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600516#undef REG
517};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300518
Rob Clark16ea9752013-01-08 15:04:28 -0600519#endif
520
521#ifdef CONFIG_DEBUG_FS
522static int tilcdc_regs_show(struct seq_file *m, void *arg)
523{
524 struct drm_info_node *node = (struct drm_info_node *) m->private;
525 struct drm_device *dev = node->minor->dev;
526 struct tilcdc_drm_private *priv = dev->dev_private;
527 unsigned i;
528
529 pm_runtime_get_sync(dev->dev);
530
531 seq_printf(m, "revision: %d\n", priv->rev);
532
533 for (i = 0; i < ARRAY_SIZE(registers); i++)
534 if (priv->rev >= registers[i].rev)
535 seq_printf(m, "%s:\t %08x\n", registers[i].name,
536 tilcdc_read(dev, registers[i].reg));
537
538 pm_runtime_put_sync(dev->dev);
539
540 return 0;
541}
542
543static int tilcdc_mm_show(struct seq_file *m, void *arg)
544{
545 struct drm_info_node *node = (struct drm_info_node *) m->private;
546 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100547 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600548}
549
550static struct drm_info_list tilcdc_debugfs_list[] = {
551 { "regs", tilcdc_regs_show, 0 },
552 { "mm", tilcdc_mm_show, 0 },
553 { "fb", drm_fb_cma_debugfs_show, 0 },
554};
555
556static int tilcdc_debugfs_init(struct drm_minor *minor)
557{
558 struct drm_device *dev = minor->dev;
559 struct tilcdc_module *mod;
560 int ret;
561
562 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
563 ARRAY_SIZE(tilcdc_debugfs_list),
564 minor->debugfs_root, minor);
565
566 list_for_each_entry(mod, &module_list, list)
567 if (mod->funcs->debugfs_init)
568 mod->funcs->debugfs_init(mod, minor);
569
570 if (ret) {
571 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
572 return ret;
573 }
574
575 return ret;
576}
577
578static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
579{
580 struct tilcdc_module *mod;
581 drm_debugfs_remove_files(tilcdc_debugfs_list,
582 ARRAY_SIZE(tilcdc_debugfs_list), minor);
583
584 list_for_each_entry(mod, &module_list, list)
585 if (mod->funcs->debugfs_cleanup)
586 mod->funcs->debugfs_cleanup(mod, minor);
587}
588#endif
589
590static const struct file_operations fops = {
591 .owner = THIS_MODULE,
592 .open = drm_open,
593 .release = drm_release,
594 .unlocked_ioctl = drm_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600595 .compat_ioctl = drm_compat_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600596 .poll = drm_poll,
597 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600598 .llseek = no_llseek,
599 .mmap = drm_gem_cma_mmap,
600};
601
602static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300603 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300604 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600605 .lastclose = tilcdc_lastclose,
606 .irq_handler = tilcdc_irq,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300607 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600608 .enable_vblank = tilcdc_enable_vblank,
609 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200610 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600611 .gem_vm_ops = &drm_gem_cma_vm_ops,
612 .dumb_create = drm_gem_cma_dumb_create,
613 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200614 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300615
616 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
617 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
618 .gem_prime_import = drm_gem_prime_import,
619 .gem_prime_export = drm_gem_prime_export,
620 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
621 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
622 .gem_prime_vmap = drm_gem_cma_prime_vmap,
623 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
624 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600625#ifdef CONFIG_DEBUG_FS
626 .debugfs_init = tilcdc_debugfs_init,
627 .debugfs_cleanup = tilcdc_debugfs_cleanup,
628#endif
629 .fops = &fops,
630 .name = "tilcdc",
631 .desc = "TI LCD Controller DRM",
632 .date = "20121205",
633 .major = 1,
634 .minor = 0,
635};
636
637/*
638 * Power management:
639 */
640
641#ifdef CONFIG_PM_SLEEP
642static int tilcdc_pm_suspend(struct device *dev)
643{
644 struct drm_device *ddev = dev_get_drvdata(dev);
645 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600646
Jyri Sarha514d1a12016-06-16 11:28:23 +0300647 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600648
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000649 /* Select sleep pin state */
650 pinctrl_pm_select_sleep_state(dev);
651
Rob Clark16ea9752013-01-08 15:04:28 -0600652 return 0;
653}
654
655static int tilcdc_pm_resume(struct device *dev)
656{
657 struct drm_device *ddev = dev_get_drvdata(dev);
658 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300659 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600660
Dave Gerlach416a07f2014-07-29 06:27:58 +0000661 /* Select default pin state */
662 pinctrl_pm_select_default_state(dev);
663
Jyri Sarha514d1a12016-06-16 11:28:23 +0300664 if (priv->saved_state)
665 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600666
Jyri Sarha514d1a12016-06-16 11:28:23 +0300667 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600668}
669#endif
670
671static const struct dev_pm_ops tilcdc_pm_ops = {
672 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
673};
674
675/*
676 * Platform driver:
677 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200678static int tilcdc_bind(struct device *dev)
679{
Jyri Sarha923310b2016-10-17 17:53:33 +0300680 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200681}
682
683static void tilcdc_unbind(struct device *dev)
684{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300685 struct drm_device *ddev = dev_get_drvdata(dev);
686
687 /* Check if a subcomponent has already triggered the unloading. */
688 if (!ddev->dev_private)
689 return;
690
Jyri Sarha923310b2016-10-17 17:53:33 +0300691 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200692}
693
694static const struct component_master_ops tilcdc_comp_ops = {
695 .bind = tilcdc_bind,
696 .unbind = tilcdc_unbind,
697};
698
Rob Clark16ea9752013-01-08 15:04:28 -0600699static int tilcdc_pdev_probe(struct platform_device *pdev)
700{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200701 struct component_match *match = NULL;
702 int ret;
703
Rob Clark16ea9752013-01-08 15:04:28 -0600704 /* bail out early if no DT data: */
705 if (!pdev->dev.of_node) {
706 dev_err(&pdev->dev, "device-tree data is missing\n");
707 return -ENXIO;
708 }
709
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200710 ret = tilcdc_get_external_components(&pdev->dev, &match);
711 if (ret < 0)
712 return ret;
713 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300714 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200715 else
716 return component_master_add_with_match(&pdev->dev,
717 &tilcdc_comp_ops,
718 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600719}
720
721static int tilcdc_pdev_remove(struct platform_device *pdev)
722{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300723 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200724
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300725 ret = tilcdc_get_external_components(&pdev->dev, NULL);
726 if (ret < 0)
727 return ret;
728 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300729 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300730 else
731 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600732
733 return 0;
734}
735
736static struct of_device_id tilcdc_of_match[] = {
737 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200738 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600739 { },
740};
741MODULE_DEVICE_TABLE(of, tilcdc_of_match);
742
743static struct platform_driver tilcdc_platform_driver = {
744 .probe = tilcdc_pdev_probe,
745 .remove = tilcdc_pdev_remove,
746 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600747 .name = "tilcdc",
748 .pm = &tilcdc_pm_ops,
749 .of_match_table = tilcdc_of_match,
750 },
751};
752
753static int __init tilcdc_drm_init(void)
754{
755 DBG("init");
756 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600757 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600758 return platform_driver_register(&tilcdc_platform_driver);
759}
760
761static void __exit tilcdc_drm_fini(void)
762{
763 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600764 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300765 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300766 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600767}
768
Guido Martínez2023d842014-06-17 11:17:11 -0300769module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600770module_exit(tilcdc_drm_fini);
771
772MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
773MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
774MODULE_LICENSE("GPL");