blob: b4605c4158f42d5860e069c81f15e8f4c0a0506d [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040026#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050027#include <linux/of.h>
28#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030029#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000030#include <linux/spi/spi.h>
31#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033
Arnd Bergmannec2a0832012-08-24 15:11:34 +020034#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035
36#define SPI_NO_RESOURCE ((resource_size_t)-1)
37
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038#define CS_DEFAULT 0xFF
39
Sandeep Paulraj358934a2009-12-16 22:02:18 +000040#define SPIFMT_PHASE_MASK BIT(16)
41#define SPIFMT_POLARITY_MASK BIT(17)
42#define SPIFMT_DISTIMER_MASK BIT(18)
43#define SPIFMT_SHIFTDIR_MASK BIT(20)
44#define SPIFMT_WAITENA_MASK BIT(21)
45#define SPIFMT_PARITYENA_MASK BIT(22)
46#define SPIFMT_ODD_PARITY_MASK BIT(23)
47#define SPIFMT_WDELAY_MASK 0x3f000000u
48#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053049#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000050
Sandeep Paulraj358934a2009-12-16 22:02:18 +000051/* SPIPC0 */
52#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
53#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
54#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
55#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056
57#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053058#define SPIINT_MASKINT 0x0000015F
59#define SPI_INTLVL_1 0x000001FF
60#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000061
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062/* SPIDAT1 (upper 16 bit defines) */
63#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030064#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053065
66/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_CLKMOD_MASK BIT(1)
68#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053069#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000070#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053071#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000072
73/* SPIBUF */
74#define SPIBUF_TXFULL_MASK BIT(29)
75#define SPIBUF_RXEMPTY_MASK BIT(31)
76
Brian Niebuhr7abbf232010-08-19 15:07:38 +053077/* SPIDELAY */
78#define SPIDELAY_C2TDELAY_SHIFT 24
79#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
80#define SPIDELAY_T2CDELAY_SHIFT 16
81#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
82#define SPIDELAY_T2EDELAY_SHIFT 8
83#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
84#define SPIDELAY_C2EDELAY_SHIFT 0
85#define SPIDELAY_C2EDELAY_MASK 0xFF
86
Sandeep Paulraj358934a2009-12-16 22:02:18 +000087/* Error Masks */
88#define SPIFLG_DLEN_ERR_MASK BIT(0)
89#define SPIFLG_TIMEOUT_MASK BIT(1)
90#define SPIFLG_PARERR_MASK BIT(2)
91#define SPIFLG_DESYNC_MASK BIT(3)
92#define SPIFLG_BITERR_MASK BIT(4)
93#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000094#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053095#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
96 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
97 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
98 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000100#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000101
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000102/* SPI Controller registers */
103#define SPIGCR0 0x00
104#define SPIGCR1 0x04
105#define SPIINT 0x08
106#define SPILVL 0x0c
107#define SPIFLG 0x10
108#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000109#define SPIDAT1 0x3c
110#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111#define SPIDELAY 0x48
112#define SPIDEF 0x4c
113#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115/* SPI Controller driver's private data. */
116struct davinci_spi {
117 struct spi_bitbang bitbang;
118 struct clk *clk;
119
120 u8 version;
121 resource_size_t pbase;
122 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530123 u32 irq;
124 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000125
126 const void *tx;
127 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530128 int rcount;
129 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400130
131 struct dma_chan *dma_rx;
132 struct dma_chan *dma_tx;
133 int dma_rx_chnum;
134 int dma_tx_chnum;
135
Murali Karicheriaae71472012-12-11 16:20:39 -0500136 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000137
138 void (*get_rx)(u32 rx_data, struct davinci_spi *);
139 u32 (*get_tx)(struct davinci_spi *);
140
Murali Karicheri7480e752014-07-31 20:33:14 +0300141 u8 *bytes_per_word;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000142};
143
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530144static struct davinci_spi_config davinci_spi_default_cfg;
145
Sekhar Nori212d4b62010-10-11 10:41:39 +0530146static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000147{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530148 if (dspi->rx) {
149 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530150 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530151 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530152 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000153}
154
Sekhar Nori212d4b62010-10-11 10:41:39 +0530155static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000156{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530157 if (dspi->rx) {
158 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530159 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530160 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530161 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000162}
163
Sekhar Nori212d4b62010-10-11 10:41:39 +0530164static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000165{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530166 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900167
Sekhar Nori212d4b62010-10-11 10:41:39 +0530168 if (dspi->tx) {
169 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900170
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530171 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530172 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530173 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000174 return data;
175}
176
Sekhar Nori212d4b62010-10-11 10:41:39 +0530177static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000178{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530179 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900180
Sekhar Nori212d4b62010-10-11 10:41:39 +0530181 if (dspi->tx) {
182 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900183
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530184 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530185 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530186 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000187 return data;
188}
189
190static inline void set_io_bits(void __iomem *addr, u32 bits)
191{
192 u32 v = ioread32(addr);
193
194 v |= bits;
195 iowrite32(v, addr);
196}
197
198static inline void clear_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v &= ~bits;
203 iowrite32(v, addr);
204}
205
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000206/*
207 * Interface to control the chip select signal
208 */
209static void davinci_spi_chipselect(struct spi_device *spi, int value)
210{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530211 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000212 struct davinci_spi_platform_data *pdata;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300213 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530214 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530215 u16 spidat1 = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530216 bool gpio_chipsel = false;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300217 int gpio;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000218
Sekhar Nori212d4b62010-10-11 10:41:39 +0530219 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500220 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000221
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300222 if (spi->cs_gpio >= 0) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300223 /* SPI core parse and update master->cs_gpio */
Brian Niebuhr23853972010-08-13 10:57:44 +0530224 gpio_chipsel = true;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300225 gpio = spi->cs_gpio;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300226 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530227
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300228 /* program delay transfers if tx_delay is non zero */
229 if (spicfg->wdelay)
230 spidat1 |= SPIDAT1_WDEL;
231
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000232 /*
233 * Board specific chip select logic decides the polarity and cs
234 * line for the controller
235 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530236 if (gpio_chipsel) {
237 if (value == BITBANG_CS_ACTIVE)
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300238 gpio_set_value(gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530239 else
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300240 gpio_set_value(gpio, !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530241 } else {
242 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530243 spidat1 |= SPIDAT1_CSHOLD_MASK;
244 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530245 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530246 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300247
248 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000249}
250
251/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530252 * davinci_spi_get_prescale - Calculates the correct prescale value
253 * @maxspeed_hz: the maximum rate the SPI clock can run at
254 *
255 * This function calculates the prescale value that generates a clock rate
256 * less than or equal to the specified maximum.
257 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500258 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530259 * or negative error number if valid prescalar cannot be updated.
260 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530261static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530262 u32 max_speed_hz)
263{
264 int ret;
265
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500266 /* Subtract 1 to match what will be programmed into SPI register. */
267 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530268
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500269 if (ret < 0 || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530270 return -EINVAL;
271
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500272 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530273}
274
275/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000276 * davinci_spi_setup_transfer - This functions will determine transfer method
277 * @spi: spi device on which data transfer to be done
278 * @t: spi transfer in which transfer info is filled
279 *
280 * This function determines data transfer method (8/16/32 bit transfer).
281 * It will also set the SPI Clock Control register according to
282 * SPI slave device freq.
283 */
284static int davinci_spi_setup_transfer(struct spi_device *spi,
285 struct spi_transfer *t)
286{
287
Sekhar Nori212d4b62010-10-11 10:41:39 +0530288 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530289 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000290 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530291 u32 hz = 0, spifmt = 0;
292 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000293
Sekhar Nori212d4b62010-10-11 10:41:39 +0530294 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300295 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530296 if (!spicfg)
297 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000298
299 if (t) {
300 bits_per_word = t->bits_per_word;
301 hz = t->speed_hz;
302 }
303
304 /* if bits_per_word is not set then set it default */
305 if (!bits_per_word)
306 bits_per_word = spi->bits_per_word;
307
308 /*
309 * Assign function pointer to appropriate transfer method
310 * 8bit, 16bit or 32bit transfer
311 */
Stephen Warren24778be2013-05-21 20:36:35 -0600312 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530313 dspi->get_rx = davinci_spi_rx_buf_u8;
314 dspi->get_tx = davinci_spi_tx_buf_u8;
315 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600316 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530317 dspi->get_rx = davinci_spi_rx_buf_u16;
318 dspi->get_tx = davinci_spi_tx_buf_u16;
319 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600320 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000321
322 if (!hz)
323 hz = spi->max_speed_hz;
324
Brian Niebuhr25f33512010-08-19 12:15:22 +0530325 /* Set up SPIFMTn register, unique to this chipselect. */
326
Sekhar Nori212d4b62010-10-11 10:41:39 +0530327 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530328 if (prescale < 0)
329 return prescale;
330
Brian Niebuhr25f33512010-08-19 12:15:22 +0530331 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000332
Brian Niebuhr25f33512010-08-19 12:15:22 +0530333 if (spi->mode & SPI_LSB_FIRST)
334 spifmt |= SPIFMT_SHIFTDIR_MASK;
335
336 if (spi->mode & SPI_CPOL)
337 spifmt |= SPIFMT_POLARITY_MASK;
338
339 if (!(spi->mode & SPI_CPHA))
340 spifmt |= SPIFMT_PHASE_MASK;
341
342 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300343 * Assume wdelay is used only on SPI peripherals that has this field
344 * in SPIFMTn register and when it's configured from board file or DT.
345 */
346 if (spicfg->wdelay)
347 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
348 & SPIFMT_WDELAY_MASK);
349
350 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530351 * Version 1 hardware supports two basic SPI modes:
352 * - Standard SPI mode uses 4 pins, with chipselect
353 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
354 * (distinct from SPI_3WIRE, with just one data wire;
355 * or similar variants without MOSI or without MISO)
356 *
357 * Version 2 hardware supports an optional handshaking signal,
358 * so it can support two more modes:
359 * - 5 pin SPI variant is standard SPI plus SPI_READY
360 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
361 */
362
Sekhar Nori212d4b62010-10-11 10:41:39 +0530363 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530364
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530365 u32 delay = 0;
366
Brian Niebuhr25f33512010-08-19 12:15:22 +0530367 if (spicfg->odd_parity)
368 spifmt |= SPIFMT_ODD_PARITY_MASK;
369
370 if (spicfg->parity_enable)
371 spifmt |= SPIFMT_PARITYENA_MASK;
372
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530373 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530374 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530375 } else {
376 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
377 & SPIDELAY_C2TDELAY_MASK;
378 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
379 & SPIDELAY_T2CDELAY_MASK;
380 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530381
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530382 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530383 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530384 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
385 & SPIDELAY_T2EDELAY_MASK;
386 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
387 & SPIDELAY_C2EDELAY_MASK;
388 }
389
Sekhar Nori212d4b62010-10-11 10:41:39 +0530390 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530391 }
392
Sekhar Nori212d4b62010-10-11 10:41:39 +0530393 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000394
395 return 0;
396}
397
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300398static int davinci_spi_of_setup(struct spi_device *spi)
399{
400 struct davinci_spi_config *spicfg = spi->controller_data;
401 struct device_node *np = spi->dev.of_node;
402 u32 prop;
403
404 if (spicfg == NULL && np) {
405 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
406 if (!spicfg)
407 return -ENOMEM;
408 *spicfg = davinci_spi_default_cfg;
409 /* override with dt configured values */
410 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
411 spicfg->wdelay = (u8)prop;
412 spi->controller_data = spicfg;
413 }
414
415 return 0;
416}
417
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000418/**
419 * davinci_spi_setup - This functions will set default transfer method
420 * @spi: spi device on which data transfer to be done
421 *
422 * This functions sets the default transfer method.
423 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000424static int davinci_spi_setup(struct spi_device *spi)
425{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530426 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530427 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530428 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300429 struct spi_master *master = spi->master;
430 struct device_node *np = spi->dev.of_node;
431 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000432
Sekhar Nori212d4b62010-10-11 10:41:39 +0530433 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500434 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000435
Brian Niebuhrbe884712010-09-03 12:15:28 +0530436 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300437 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300438 retval = gpio_direction_output(
439 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300440 internal_cs = false;
441 } else if (pdata->chip_sel &&
442 spi->chip_select < pdata->num_chipselect &&
443 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300444 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300445 retval = gpio_direction_output(
446 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300447 internal_cs = false;
448 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530449
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300450 if (retval) {
451 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
452 spi->cs_gpio, retval);
453 return retval;
454 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300455
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300456 if (internal_cs)
457 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
458 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300459
Brian Niebuhrbe884712010-09-03 12:15:28 +0530460 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530461 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530462
463 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530464 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530465 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530466 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530467
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300468 return davinci_spi_of_setup(spi);
469}
470
471static void davinci_spi_cleanup(struct spi_device *spi)
472{
473 struct davinci_spi_config *spicfg = spi->controller_data;
474
475 spi->controller_data = NULL;
476 if (spi->dev.of_node)
477 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000478}
479
Sekhar Nori212d4b62010-10-11 10:41:39 +0530480static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000481{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530482 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000483
484 if (int_status & SPIFLG_TIMEOUT_MASK) {
485 dev_dbg(sdev, "SPI Time-out Error\n");
486 return -ETIMEDOUT;
487 }
488 if (int_status & SPIFLG_DESYNC_MASK) {
489 dev_dbg(sdev, "SPI Desynchronization Error\n");
490 return -EIO;
491 }
492 if (int_status & SPIFLG_BITERR_MASK) {
493 dev_dbg(sdev, "SPI Bit error\n");
494 return -EIO;
495 }
496
Sekhar Nori212d4b62010-10-11 10:41:39 +0530497 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000498 if (int_status & SPIFLG_DLEN_ERR_MASK) {
499 dev_dbg(sdev, "SPI Data Length Error\n");
500 return -EIO;
501 }
502 if (int_status & SPIFLG_PARERR_MASK) {
503 dev_dbg(sdev, "SPI Parity Error\n");
504 return -EIO;
505 }
506 if (int_status & SPIFLG_OVRRUN_MASK) {
507 dev_dbg(sdev, "SPI Data Overrun error\n");
508 return -EIO;
509 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000510 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
511 dev_dbg(sdev, "SPI Buffer Init Active\n");
512 return -EBUSY;
513 }
514 }
515
516 return 0;
517}
518
519/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530520 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530521 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530522 *
523 * This function will check the SPIFLG register and handle any events that are
524 * detected there
525 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530526static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530527{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530528 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530529
Sekhar Nori212d4b62010-10-11 10:41:39 +0530530 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530531
Sekhar Nori212d4b62010-10-11 10:41:39 +0530532 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
533 dspi->get_rx(buf & 0xFFFF, dspi);
534 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530535 }
536
Sekhar Nori212d4b62010-10-11 10:41:39 +0530537 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530538
539 if (unlikely(status & SPIFLG_ERROR_MASK)) {
540 errors = status & SPIFLG_ERROR_MASK;
541 goto out;
542 }
543
Sekhar Nori212d4b62010-10-11 10:41:39 +0530544 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
545 spidat1 = ioread32(dspi->base + SPIDAT1);
546 dspi->wcount--;
547 spidat1 &= ~0xFFFF;
548 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
549 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530550 }
551
552out:
553 return errors;
554}
555
Matt Porter048177c2012-08-22 21:09:36 -0400556static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530557{
Matt Porter048177c2012-08-22 21:09:36 -0400558 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530559
Matt Porter048177c2012-08-22 21:09:36 -0400560 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530561
Matt Porter048177c2012-08-22 21:09:36 -0400562 if (!dspi->wcount && !dspi->rcount)
563 complete(&dspi->done);
564}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530565
Matt Porter048177c2012-08-22 21:09:36 -0400566static void davinci_spi_dma_tx_callback(void *data)
567{
568 struct davinci_spi *dspi = (struct davinci_spi *)data;
569
570 dspi->wcount = 0;
571
572 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530573 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530574}
575
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530576/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000577 * davinci_spi_bufs - functions which will handle transfer data
578 * @spi: spi device on which data transfer to be done
579 * @t: spi transfer in which transfer info is filled
580 *
581 * This function will put data to be transferred into data register
582 * of SPI controller and then wait until the completion will be marked
583 * by the IRQ Handler.
584 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530585static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000586{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530587 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400588 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530589 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530590 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530591 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000592 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530593 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400594 void *dummy_buf = NULL;
595 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000596
Sekhar Nori212d4b62010-10-11 10:41:39 +0530597 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500598 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530599 spicfg = (struct davinci_spi_config *)spi->controller_data;
600 if (!spicfg)
601 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530602
603 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530604 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000605
Sekhar Nori212d4b62010-10-11 10:41:39 +0530606 dspi->tx = t->tx_buf;
607 dspi->rx = t->rx_buf;
608 dspi->wcount = t->len / data_type;
609 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530610
Sekhar Nori212d4b62010-10-11 10:41:39 +0530611 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530612
Sekhar Nori212d4b62010-10-11 10:41:39 +0530613 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
614 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000615
Wolfram Sang16735d02013-11-14 14:32:02 -0800616 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530617
618 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530619 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530620
621 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
622 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530623 dspi->wcount--;
624 tx_data = dspi->get_tx(dspi);
625 spidat1 &= 0xFFFF0000;
626 spidat1 |= tx_data & 0xFFFF;
627 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530628 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400629 struct dma_slave_config dma_rx_conf = {
630 .direction = DMA_DEV_TO_MEM,
631 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
632 .src_addr_width = data_type,
633 .src_maxburst = 1,
634 };
635 struct dma_slave_config dma_tx_conf = {
636 .direction = DMA_MEM_TO_DEV,
637 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
638 .dst_addr_width = data_type,
639 .dst_maxburst = 1,
640 };
641 struct dma_async_tx_descriptor *rxdesc;
642 struct dma_async_tx_descriptor *txdesc;
643 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530644
Matt Porter048177c2012-08-22 21:09:36 -0400645 dummy_buf = kzalloc(t->len, GFP_KERNEL);
646 if (!dummy_buf)
647 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530648
Matt Porter048177c2012-08-22 21:09:36 -0400649 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
650 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530651
Matt Porter048177c2012-08-22 21:09:36 -0400652 sg_init_table(&sg_rx, 1);
653 if (!t->rx_buf)
654 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400655 else
Matt Porter048177c2012-08-22 21:09:36 -0400656 buf = t->rx_buf;
657 t->rx_dma = dma_map_single(&spi->dev, buf,
658 t->len, DMA_FROM_DEVICE);
659 if (!t->rx_dma) {
660 ret = -EFAULT;
661 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530662 }
Matt Porter048177c2012-08-22 21:09:36 -0400663 sg_dma_address(&sg_rx) = t->rx_dma;
664 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530665
Matt Porter048177c2012-08-22 21:09:36 -0400666 sg_init_table(&sg_tx, 1);
667 if (!t->tx_buf)
668 buf = dummy_buf;
669 else
670 buf = (void *)t->tx_buf;
671 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200672 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400673 if (!t->tx_dma) {
674 ret = -EFAULT;
675 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530676 }
Matt Porter048177c2012-08-22 21:09:36 -0400677 sg_dma_address(&sg_tx) = t->tx_dma;
678 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530679
Matt Porter048177c2012-08-22 21:09:36 -0400680 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
681 &sg_rx, 1, DMA_DEV_TO_MEM,
682 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
683 if (!rxdesc)
684 goto err_desc;
685
686 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
687 &sg_tx, 1, DMA_MEM_TO_DEV,
688 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
689 if (!txdesc)
690 goto err_desc;
691
692 rxdesc->callback = davinci_spi_dma_rx_callback;
693 rxdesc->callback_param = (void *)dspi;
694 txdesc->callback = davinci_spi_dma_tx_callback;
695 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530696
697 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530698 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530699
Matt Porter048177c2012-08-22 21:09:36 -0400700 dmaengine_submit(rxdesc);
701 dmaengine_submit(txdesc);
702
703 dma_async_issue_pending(dspi->dma_rx);
704 dma_async_issue_pending(dspi->dma_tx);
705
Sekhar Nori212d4b62010-10-11 10:41:39 +0530706 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530707 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530708
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530709 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530710 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530711 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530712 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530713 while (dspi->rcount > 0 || dspi->wcount > 0) {
714 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530715 if (errors)
716 break;
717 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000718 }
719 }
720
Sekhar Nori212d4b62010-10-11 10:41:39 +0530721 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530722 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530723 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400724
725 dma_unmap_single(&spi->dev, t->rx_dma,
726 t->len, DMA_FROM_DEVICE);
727 dma_unmap_single(&spi->dev, t->tx_dma,
728 t->len, DMA_TO_DEVICE);
729 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530730 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530731
Sekhar Nori212d4b62010-10-11 10:41:39 +0530732 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
733 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530734
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000735 /*
736 * Check for bit error, desync error,parity error,timeout error and
737 * receive overflow errors
738 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530739 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530740 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530741 WARN(!ret, "%s: error reported but no error found!\n",
742 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000743 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530744 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000745
Sekhar Nori212d4b62010-10-11 10:41:39 +0530746 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400747 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530748 return -EIO;
749 }
750
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000751 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400752
753err_desc:
754 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
755err_tx_map:
756 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
757err_rx_map:
758 kfree(dummy_buf);
759err_alloc_dummy_buf:
760 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000761}
762
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530763/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500764 * dummy_thread_fn - dummy thread function
765 * @irq: IRQ number for this SPI Master
766 * @context_data: structure for SPI Master controller davinci_spi
767 *
768 * This is to satisfy the request_threaded_irq() API so that the irq
769 * handler is called in interrupt context.
770 */
771static irqreturn_t dummy_thread_fn(s32 irq, void *data)
772{
773 return IRQ_HANDLED;
774}
775
776/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530777 * davinci_spi_irq - Interrupt handler for SPI Master Controller
778 * @irq: IRQ number for this SPI Master
779 * @context_data: structure for SPI Master controller davinci_spi
780 *
781 * ISR will determine that interrupt arrives either for READ or WRITE command.
782 * According to command it will do the appropriate action. It will check
783 * transfer length and if it is not zero then dispatch transfer command again.
784 * If transfer length is zero then it will indicate the COMPLETION so that
785 * davinci_spi_bufs function can go ahead.
786 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530787static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530788{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530789 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530790 int status;
791
Sekhar Nori212d4b62010-10-11 10:41:39 +0530792 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530793 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530794 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530795
Sekhar Nori212d4b62010-10-11 10:41:39 +0530796 if ((!dspi->rcount && !dspi->wcount) || status)
797 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530798
799 return IRQ_HANDLED;
800}
801
Sekhar Nori212d4b62010-10-11 10:41:39 +0530802static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530803{
Matt Porter048177c2012-08-22 21:09:36 -0400804 dma_cap_mask_t mask;
805 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530806 int r;
807
Matt Porter048177c2012-08-22 21:09:36 -0400808 dma_cap_zero(mask);
809 dma_cap_set(DMA_SLAVE, mask);
810
811 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
812 &dspi->dma_rx_chnum);
813 if (!dspi->dma_rx) {
814 dev_err(sdev, "request RX DMA channel failed\n");
815 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530816 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530817 }
818
Matt Porter048177c2012-08-22 21:09:36 -0400819 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
820 &dspi->dma_tx_chnum);
821 if (!dspi->dma_tx) {
822 dev_err(sdev, "request TX DMA channel failed\n");
823 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530824 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530825 }
826
827 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400828
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530829tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400830 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530831rx_dma_failed:
832 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530833}
834
Murali Karicheriaae71472012-12-11 16:20:39 -0500835#if defined(CONFIG_OF)
836static const struct of_device_id davinci_spi_of_match[] = {
837 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530838 .compatible = "ti,dm6441-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500839 },
840 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530841 .compatible = "ti,da830-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500842 .data = (void *)SPI_VERSION_2,
843 },
844 { },
845};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530846MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500847
848/**
849 * spi_davinci_get_pdata - Get platform data from DTS binding
850 * @pdev: ptr to platform data
851 * @dspi: ptr to driver data
852 *
853 * Parses and populates pdata in dspi from device tree bindings.
854 *
855 * NOTE: Not all platform data params are supported currently.
856 */
857static int spi_davinci_get_pdata(struct platform_device *pdev,
858 struct davinci_spi *dspi)
859{
860 struct device_node *node = pdev->dev.of_node;
861 struct davinci_spi_platform_data *pdata;
862 unsigned int num_cs, intr_line = 0;
863 const struct of_device_id *match;
864
865 pdata = &dspi->pdata;
866
867 pdata->version = SPI_VERSION_1;
Axel Linb53b34f2014-02-06 11:45:08 +0800868 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500869 if (!match)
870 return -ENODEV;
871
872 /* match data has the SPI version number for SPI_VERSION_2 */
873 if (match->data == (void *)SPI_VERSION_2)
874 pdata->version = SPI_VERSION_2;
875
876 /*
877 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300878 * indicated by chip_sel being NULL or cs_gpios being NULL or
879 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500880 * indicated by chip_sel being NULL. GPIO based CS is not
881 * supported yet in DT bindings.
882 */
883 num_cs = 1;
884 of_property_read_u32(node, "num-cs", &num_cs);
885 pdata->num_chipselect = num_cs;
886 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
887 pdata->intr_line = intr_line;
888 return 0;
889}
890#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500891static struct davinci_spi_platform_data
892 *spi_davinci_get_pdata(struct platform_device *pdev,
893 struct davinci_spi *dspi)
894{
895 return -ENODEV;
896}
897#endif
898
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000899/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000900 * davinci_spi_probe - probe function for SPI Master Controller
901 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530902 *
903 * According to Linux Device Model this function will be invoked by Linux
904 * with platform_device struct which contains the device specific info.
905 * This function will map the SPI controller's memory, register IRQ,
906 * Reset SPI controller and setting its registers to default value.
907 * It will invoke spi_bitbang_start to create work queue so that client driver
908 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000909 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000910static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000911{
912 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530913 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000914 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900915 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000916 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
917 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300918 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530919 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000920
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000921 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
922 if (master == NULL) {
923 ret = -ENOMEM;
924 goto err;
925 }
926
Jingoo Han24b5a822013-05-23 19:20:40 +0900927 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000928
Sekhar Nori212d4b62010-10-11 10:41:39 +0530929 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000930
Jingoo Han8074cf02013-07-30 16:58:59 +0900931 if (dev_get_platdata(&pdev->dev)) {
932 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500933 dspi->pdata = *pdata;
934 } else {
935 /* update dspi pdata with that from the DT */
936 ret = spi_davinci_get_pdata(pdev, dspi);
937 if (ret < 0)
938 goto free_master;
939 }
940
941 /* pdata in dspi is now updated and point pdata to that */
942 pdata = &dspi->pdata;
943
Murali Karicheri7480e752014-07-31 20:33:14 +0300944 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
945 sizeof(*dspi->bytes_per_word) *
946 pdata->num_chipselect, GFP_KERNEL);
947 if (dspi->bytes_per_word == NULL) {
948 ret = -ENOMEM;
949 goto free_master;
950 }
951
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000952 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
953 if (r == NULL) {
954 ret = -ENOENT;
955 goto free_master;
956 }
957
Sekhar Nori212d4b62010-10-11 10:41:39 +0530958 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000959
Jingoo Han5b3bb592013-12-09 19:12:03 +0900960 dspi->base = devm_ioremap_resource(&pdev->dev, r);
961 if (IS_ERR(dspi->base)) {
962 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000963 goto free_master;
964 }
965
Sekhar Nori212d4b62010-10-11 10:41:39 +0530966 dspi->irq = platform_get_irq(pdev, 0);
967 if (dspi->irq <= 0) {
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530968 ret = -EINVAL;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900969 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530970 }
971
Jingoo Han5b3bb592013-12-09 19:12:03 +0900972 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
973 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530974 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900975 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530976
Axel Lin94c69f72013-09-10 15:43:41 +0800977 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000978
Jingoo Han5b3bb592013-12-09 19:12:03 +0900979 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530980 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000981 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900982 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000983 }
Murali Karicheriaae71472012-12-11 16:20:39 -0500984 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000985
Murali Karicheriaae71472012-12-11 16:20:39 -0500986 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000987 master->bus_num = pdev->id;
988 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600989 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000990 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300991 master->cleanup = davinci_spi_cleanup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000992
Sekhar Nori212d4b62010-10-11 10:41:39 +0530993 dspi->bitbang.chipselect = davinci_spi_chipselect;
994 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000995
Sekhar Nori212d4b62010-10-11 10:41:39 +0530996 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000997
Sekhar Nori212d4b62010-10-11 10:41:39 +0530998 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
999 if (dspi->version == SPI_VERSION_2)
1000 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001001
Grygorii Strashko8936dec2014-09-12 17:54:00 +03001002 if (pdev->dev.of_node) {
1003 int i;
1004
1005 for (i = 0; i < pdata->num_chipselect; i++) {
1006 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1007 "cs-gpios", i);
1008
1009 if (cs_gpio == -EPROBE_DEFER) {
1010 ret = cs_gpio;
1011 goto free_clk;
1012 }
1013
1014 if (gpio_is_valid(cs_gpio)) {
1015 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1016 dev_name(&pdev->dev));
1017 if (ret)
1018 goto free_clk;
1019 }
1020 }
1021 }
1022
Sekhar Nori903ca252010-10-01 14:51:40 +05301023 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1024 if (r)
1025 dma_rx_chan = r->start;
1026 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1027 if (r)
1028 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001029
Sekhar Nori212d4b62010-10-11 10:41:39 +05301030 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +05301031 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001032 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -04001033 dspi->dma_rx_chnum = dma_rx_chan;
1034 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301035
Sekhar Nori212d4b62010-10-11 10:41:39 +05301036 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +05301037 if (ret)
1038 goto free_clk;
1039
Brian Niebuhr87467bd2010-10-06 17:03:10 +05301040 dev_info(&pdev->dev, "DMA: supported\n");
Jingoo Han859c3372014-09-02 11:48:00 +09001041 dev_info(&pdev->dev, "DMA: RX channel: %pa, TX channel: %pa, event queue: %d\n",
1042 &dma_rx_chan, &dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001043 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001044 }
1045
Sekhar Nori212d4b62010-10-11 10:41:39 +05301046 dspi->get_rx = davinci_spi_rx_buf_u8;
1047 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001048
Sekhar Nori212d4b62010-10-11 10:41:39 +05301049 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301050
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001051 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301052 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001053 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301054 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001055
Brian Niebuhrbe884712010-09-03 12:15:28 +05301056 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301057 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301058 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301059
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301060 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301061 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301062 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301063 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301064
Sekhar Nori212d4b62010-10-11 10:41:39 +05301065 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301066
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001067 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301068 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1069 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1070 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001071
Sekhar Nori212d4b62010-10-11 10:41:39 +05301072 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001073 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301074 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001075
Sekhar Nori212d4b62010-10-11 10:41:39 +05301076 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001077
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001078 return ret;
1079
Sekhar Nori903ca252010-10-01 14:51:40 +05301080free_dma:
Matt Porter048177c2012-08-22 21:09:36 -04001081 dma_release_channel(dspi->dma_rx);
1082 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001083free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001084 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001085free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001086 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001087err:
1088 return ret;
1089}
1090
1091/**
1092 * davinci_spi_remove - remove function for SPI Master Controller
1093 * @pdev: platform_device structure which contains plateform specific data
1094 *
1095 * This function will do the reverse action of davinci_spi_probe function
1096 * It will free the IRQ and SPI controller's memory region.
1097 * It will also call spi_bitbang_stop to destroy the work queue which was
1098 * created by spi_bitbang_start.
1099 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001100static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001101{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301102 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001103 struct spi_master *master;
1104
Jingoo Han24b5a822013-05-23 19:20:40 +09001105 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301106 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001107
Sekhar Nori212d4b62010-10-11 10:41:39 +05301108 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001109
Murali Karicheriaae71472012-12-11 16:20:39 -05001110 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001111 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001112
1113 return 0;
1114}
1115
1116static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301117 .driver = {
1118 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001119 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301120 },
Grant Likely940ab882011-10-05 11:29:49 -06001121 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001122 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001123};
Grant Likely940ab882011-10-05 11:29:49 -06001124module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001125
1126MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1127MODULE_LICENSE("GPL");