blob: 94032199800dc15e5053a38b2c5fef743f77fcbf [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1bb2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswangac718b62013-05-02 16:01:25 +000025
26/* Version Information */
hayeswang60c89072014-03-07 11:04:39 +080027#define DRIVER_VERSION "v1.06.0 (2014/03/03)"
hayeswangac718b62013-05-02 16:01:25 +000028#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080029#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000030#define MODULENAME "r8152"
31
32#define R8152_PHY_ID 32
33
34#define PLA_IDR 0xc000
35#define PLA_RCR 0xc010
36#define PLA_RMS 0xc016
37#define PLA_RXFIFO_CTRL0 0xc0a0
38#define PLA_RXFIFO_CTRL1 0xc0a4
39#define PLA_RXFIFO_CTRL2 0xc0a8
40#define PLA_FMC 0xc0b4
41#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080042#define PLA_TEREDO_CFG 0xc0bc
hayeswangac718b62013-05-02 16:01:25 +000043#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080044#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000045#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080046#define PLA_TEREDO_TIMER 0xd2cc
47#define PLA_REALWOW_TIMER 0xd2e8
hayeswangac718b62013-05-02 16:01:25 +000048#define PLA_LEDSEL 0xdd90
49#define PLA_LED_FEATURE 0xdd92
50#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080051#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000052#define PLA_GPHY_INTR_IMR 0xe022
53#define PLA_EEE_CR 0xe040
54#define PLA_EEEP_CR 0xe080
55#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080056#define PLA_MAC_PWR_CTRL2 0xe0ca
57#define PLA_MAC_PWR_CTRL3 0xe0cc
58#define PLA_MAC_PWR_CTRL4 0xe0ce
59#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000060#define PLA_TCR0 0xe610
61#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080062#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000063#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080064#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000065#define PLA_CR 0xe813
66#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080067#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
68#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000069#define PLA_CONFIG5 0xe822
70#define PLA_PHY_PWR 0xe84c
71#define PLA_OOB_CTRL 0xe84f
72#define PLA_CPCR 0xe854
73#define PLA_MISC_0 0xe858
74#define PLA_MISC_1 0xe85a
75#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080076#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000077#define PLA_SFF_STS_7 0xe8de
78#define PLA_PHYSTATUS 0xe908
79#define PLA_BP_BA 0xfc26
80#define PLA_BP_0 0xfc28
81#define PLA_BP_1 0xfc2a
82#define PLA_BP_2 0xfc2c
83#define PLA_BP_3 0xfc2e
84#define PLA_BP_4 0xfc30
85#define PLA_BP_5 0xfc32
86#define PLA_BP_6 0xfc34
87#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +080088#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +000089
hayeswang43779f82014-01-02 11:25:10 +080090#define USB_U2P3_CTRL 0xb460
hayeswangac718b62013-05-02 16:01:25 +000091#define USB_DEV_STAT 0xb808
92#define USB_USB_CTRL 0xd406
93#define USB_PHY_CTRL 0xd408
94#define USB_TX_AGG 0xd40a
95#define USB_RX_BUF_TH 0xd40c
96#define USB_USB_TIMER 0xd428
hayeswang43779f82014-01-02 11:25:10 +080097#define USB_RX_EARLY_AGG 0xd42c
hayeswangac718b62013-05-02 16:01:25 +000098#define USB_PM_CTRL_STATUS 0xd432
99#define USB_TX_DMA 0xd434
hayeswang43779f82014-01-02 11:25:10 +0800100#define USB_TOLERANCE 0xd490
101#define USB_LPM_CTRL 0xd41a
hayeswangac718b62013-05-02 16:01:25 +0000102#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800103#define USB_MISC_0 0xd81a
104#define USB_POWER_CUT 0xd80a
105#define USB_AFE_CTRL2 0xd824
106#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000107#define USB_BP_BA 0xfc26
108#define USB_BP_0 0xfc28
109#define USB_BP_1 0xfc2a
110#define USB_BP_2 0xfc2c
111#define USB_BP_3 0xfc2e
112#define USB_BP_4 0xfc30
113#define USB_BP_5 0xfc32
114#define USB_BP_6 0xfc34
115#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800116#define USB_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000117
118/* OCP Registers */
119#define OCP_ALDPS_CONFIG 0x2010
120#define OCP_EEE_CONFIG1 0x2080
121#define OCP_EEE_CONFIG2 0x2092
122#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800123#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000124#define OCP_EEE_AR 0xa41a
125#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800126#define OCP_PHY_STATUS 0xa420
127#define OCP_POWER_CFG 0xa430
128#define OCP_EEE_CFG 0xa432
129#define OCP_SRAM_ADDR 0xa436
130#define OCP_SRAM_DATA 0xa438
131#define OCP_DOWN_SPEED 0xa442
132#define OCP_EEE_CFG2 0xa5d0
133#define OCP_ADC_CFG 0xbc06
134
135/* SRAM Register */
136#define SRAM_LPF_CFG 0x8012
137#define SRAM_10M_AMP1 0x8080
138#define SRAM_10M_AMP2 0x8082
139#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000140
141/* PLA_RCR */
142#define RCR_AAP 0x00000001
143#define RCR_APM 0x00000002
144#define RCR_AM 0x00000004
145#define RCR_AB 0x00000008
146#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
147
148/* PLA_RXFIFO_CTRL0 */
149#define RXFIFO_THR1_NORMAL 0x00080002
150#define RXFIFO_THR1_OOB 0x01800003
151
152/* PLA_RXFIFO_CTRL1 */
153#define RXFIFO_THR2_FULL 0x00000060
154#define RXFIFO_THR2_HIGH 0x00000038
155#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800156#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000157
158/* PLA_RXFIFO_CTRL2 */
159#define RXFIFO_THR3_FULL 0x00000078
160#define RXFIFO_THR3_HIGH 0x00000048
161#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800162#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000163
164/* PLA_TXFIFO_CTRL */
165#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800166#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000167
168/* PLA_FMC */
169#define FMC_FCR_MCU_EN 0x0001
170
171/* PLA_EEEP_CR */
172#define EEEP_CR_EEEP_TX 0x0002
173
hayeswang43779f82014-01-02 11:25:10 +0800174/* PLA_WDT6_CTRL */
175#define WDT6_SET_MODE 0x0010
176
hayeswangac718b62013-05-02 16:01:25 +0000177/* PLA_TCR0 */
178#define TCR0_TX_EMPTY 0x0800
179#define TCR0_AUTO_FIFO 0x0080
180
181/* PLA_TCR1 */
182#define VERSION_MASK 0x7cf0
183
hayeswang69b4b7a2014-07-10 10:58:54 +0800184/* PLA_MTPS */
185#define MTPS_JUMBO (12 * 1024 / 64)
186#define MTPS_DEFAULT (6 * 1024 / 64)
187
hayeswang4f1d4d52014-03-11 16:24:19 +0800188/* PLA_RSTTALLY */
189#define TALLY_RESET 0x0001
190
hayeswangac718b62013-05-02 16:01:25 +0000191/* PLA_CR */
192#define CR_RST 0x10
193#define CR_RE 0x08
194#define CR_TE 0x04
195
196/* PLA_CRWECR */
197#define CRWECR_NORAML 0x00
198#define CRWECR_CONFIG 0xc0
199
200/* PLA_OOB_CTRL */
201#define NOW_IS_OOB 0x80
202#define TXFIFO_EMPTY 0x20
203#define RXFIFO_EMPTY 0x10
204#define LINK_LIST_READY 0x02
205#define DIS_MCU_CLROOB 0x01
206#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
207
208/* PLA_MISC_1 */
209#define RXDY_GATED_EN 0x0008
210
211/* PLA_SFF_STS_7 */
212#define RE_INIT_LL 0x8000
213#define MCU_BORW_EN 0x4000
214
215/* PLA_CPCR */
216#define CPCR_RX_VLAN 0x0040
217
218/* PLA_CFG_WOL */
219#define MAGIC_EN 0x0001
220
hayeswang43779f82014-01-02 11:25:10 +0800221/* PLA_TEREDO_CFG */
222#define TEREDO_SEL 0x8000
223#define TEREDO_WAKE_MASK 0x7f00
224#define TEREDO_RS_EVENT_MASK 0x00fe
225#define OOB_TEREDO_EN 0x0001
226
hayeswangac718b62013-05-02 16:01:25 +0000227/* PAL_BDC_CR */
228#define ALDPS_PROXY_MODE 0x0001
229
hayeswang21ff2e82014-02-18 21:49:06 +0800230/* PLA_CONFIG34 */
231#define LINK_ON_WAKE_EN 0x0010
232#define LINK_OFF_WAKE_EN 0x0008
233
hayeswangac718b62013-05-02 16:01:25 +0000234/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800235#define BWF_EN 0x0040
236#define MWF_EN 0x0020
237#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000238#define LAN_WAKE_EN 0x0002
239
240/* PLA_LED_FEATURE */
241#define LED_MODE_MASK 0x0700
242
243/* PLA_PHY_PWR */
244#define TX_10M_IDLE_EN 0x0080
245#define PFM_PWM_SWITCH 0x0040
246
247/* PLA_MAC_PWR_CTRL */
248#define D3_CLK_GATED_EN 0x00004000
249#define MCU_CLK_RATIO 0x07010f07
250#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800251#define ALDPS_SPDWN_RATIO 0x0f87
252
253/* PLA_MAC_PWR_CTRL2 */
254#define EEE_SPDWN_RATIO 0x8007
255
256/* PLA_MAC_PWR_CTRL3 */
257#define PKT_AVAIL_SPDWN_EN 0x0100
258#define SUSPEND_SPDWN_EN 0x0004
259#define U1U2_SPDWN_EN 0x0002
260#define L1_SPDWN_EN 0x0001
261
262/* PLA_MAC_PWR_CTRL4 */
263#define PWRSAVE_SPDWN_EN 0x1000
264#define RXDV_SPDWN_EN 0x0800
265#define TX10MIDLE_EN 0x0100
266#define TP100_SPDWN_EN 0x0020
267#define TP500_SPDWN_EN 0x0010
268#define TP1000_SPDWN_EN 0x0008
269#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000270
271/* PLA_GPHY_INTR_IMR */
272#define GPHY_STS_MSK 0x0001
273#define SPEED_DOWN_MSK 0x0002
274#define SPDWN_RXDV_MSK 0x0004
275#define SPDWN_LINKCHG_MSK 0x0008
276
277/* PLA_PHYAR */
278#define PHYAR_FLAG 0x80000000
279
280/* PLA_EEE_CR */
281#define EEE_RX_EN 0x0001
282#define EEE_TX_EN 0x0002
283
hayeswang43779f82014-01-02 11:25:10 +0800284/* PLA_BOOT_CTRL */
285#define AUTOLOAD_DONE 0x0002
286
hayeswangac718b62013-05-02 16:01:25 +0000287/* USB_DEV_STAT */
288#define STAT_SPEED_MASK 0x0006
289#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800290#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000291
292/* USB_TX_AGG */
293#define TX_AGG_MAX_THRESHOLD 0x03
294
295/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800296#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800297#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800298#define RX_THR_SLOW 0xffff0180
hayeswangac718b62013-05-02 16:01:25 +0000299
300/* USB_TX_DMA */
301#define TEST_MODE_DISABLE 0x00000001
302#define TX_SIZE_ADJUST1 0x00000100
303
304/* USB_UPS_CTRL */
305#define POWER_CUT 0x0100
306
307/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800308#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000309
310/* USB_USB_CTRL */
311#define RX_AGG_DISABLE 0x0010
312
hayeswang43779f82014-01-02 11:25:10 +0800313/* USB_U2P3_CTRL */
314#define U2P3_ENABLE 0x0001
315
316/* USB_POWER_CUT */
317#define PWR_EN 0x0001
318#define PHASE2_EN 0x0008
319
320/* USB_MISC_0 */
321#define PCUT_STATUS 0x0001
322
323/* USB_RX_EARLY_AGG */
324#define EARLY_AGG_SUPPER 0x0e832981
325#define EARLY_AGG_HIGH 0x0e837a12
326#define EARLY_AGG_SLOW 0x0e83ffff
327
328/* USB_WDT11_CTRL */
329#define TIMER11_EN 0x0001
330
331/* USB_LPM_CTRL */
332#define LPM_TIMER_MASK 0x0c
333#define LPM_TIMER_500MS 0x04 /* 500 ms */
334#define LPM_TIMER_500US 0x0c /* 500 us */
335
336/* USB_AFE_CTRL2 */
337#define SEN_VAL_MASK 0xf800
338#define SEN_VAL_NORMAL 0xa000
339#define SEL_RXIDLE 0x0100
340
hayeswangac718b62013-05-02 16:01:25 +0000341/* OCP_ALDPS_CONFIG */
342#define ENPWRSAVE 0x8000
343#define ENPDNPS 0x0200
344#define LINKENA 0x0100
345#define DIS_SDSAVE 0x0010
346
hayeswang43779f82014-01-02 11:25:10 +0800347/* OCP_PHY_STATUS */
348#define PHY_STAT_MASK 0x0007
349#define PHY_STAT_LAN_ON 3
350#define PHY_STAT_PWRDN 5
351
352/* OCP_POWER_CFG */
353#define EEE_CLKDIV_EN 0x8000
354#define EN_ALDPS 0x0004
355#define EN_10M_PLLOFF 0x0001
356
hayeswangac718b62013-05-02 16:01:25 +0000357/* OCP_EEE_CONFIG1 */
358#define RG_TXLPI_MSK_HFDUP 0x8000
359#define RG_MATCLR_EN 0x4000
360#define EEE_10_CAP 0x2000
361#define EEE_NWAY_EN 0x1000
362#define TX_QUIET_EN 0x0200
363#define RX_QUIET_EN 0x0100
364#define SDRISETIME 0x0010 /* bit 4 ~ 6 */
365#define RG_RXLPI_MSK_HFDUP 0x0008
366#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
367
368/* OCP_EEE_CONFIG2 */
369#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
370#define RG_DACQUIET_EN 0x0400
371#define RG_LDVQUIET_EN 0x0200
372#define RG_CKRSEL 0x0020
373#define RG_EEEPRG_EN 0x0010
374
375/* OCP_EEE_CONFIG3 */
376#define FST_SNR_EYE_R 0x1500 /* bit 7 ~ 15 */
377#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
378#define MSK_PH 0x0006 /* bit 0 ~ 3 */
379
380/* OCP_EEE_AR */
381/* bit[15:14] function */
382#define FUN_ADDR 0x0000
383#define FUN_DATA 0x4000
384/* bit[4:0] device addr */
385#define DEVICE_ADDR 0x0007
386
387/* OCP_EEE_DATA */
388#define EEE_ADDR 0x003C
389#define EEE_DATA 0x0002
390
hayeswang43779f82014-01-02 11:25:10 +0800391/* OCP_EEE_CFG */
392#define CTAP_SHORT_EN 0x0040
393#define EEE10_EN 0x0010
394
395/* OCP_DOWN_SPEED */
396#define EN_10M_BGOFF 0x0080
397
398/* OCP_EEE_CFG2 */
399#define MY1000_EEE 0x0004
400#define MY100_EEE 0x0002
401
402/* OCP_ADC_CFG */
403#define CKADSEL_L 0x0100
404#define ADC_EN 0x0080
405#define EN_EMI_L 0x0040
406
407/* SRAM_LPF_CFG */
408#define LPF_AUTO_TUNE 0x8000
409
410/* SRAM_10M_AMP1 */
411#define GDAC_IB_UPALL 0x0008
412
413/* SRAM_10M_AMP2 */
414#define AMP_DN 0x0200
415
416/* SRAM_IMPEDANCE */
417#define RX_DRIVING_MASK 0x6000
418
hayeswangac718b62013-05-02 16:01:25 +0000419enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800420 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000421 _100bps = 0x08,
422 _10bps = 0x04,
423 LINK_STATUS = 0x02,
424 FULL_DUP = 0x01,
425};
426
hayeswang1764bcd2014-08-28 10:24:18 +0800427#define RTL8152_MAX_TX 4
hayeswangebc2ec482013-08-14 20:54:38 +0800428#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800429#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800430#define CRC_SIZE 4
431#define TX_ALIGN 4
432#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800433
434#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800435
hayeswangac718b62013-05-02 16:01:25 +0000436#define RTL8152_REQT_READ 0xc0
437#define RTL8152_REQT_WRITE 0x40
438#define RTL8152_REQ_GET_REGS 0x05
439#define RTL8152_REQ_SET_REGS 0x05
440
441#define BYTE_EN_DWORD 0xff
442#define BYTE_EN_WORD 0x33
443#define BYTE_EN_BYTE 0x11
444#define BYTE_EN_SIX_BYTES 0x3f
445#define BYTE_EN_START_MASK 0x0f
446#define BYTE_EN_END_MASK 0xf0
447
hayeswang69b4b7a2014-07-10 10:58:54 +0800448#define RTL8153_MAX_PACKET 9216 /* 9K */
449#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - VLAN_HLEN)
hayeswangac718b62013-05-02 16:01:25 +0000450#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + VLAN_HLEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800451#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800452#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangac718b62013-05-02 16:01:25 +0000453
454/* rtl8152 flags */
455enum rtl8152_flags {
456 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000457 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800458 WORK_ENABLE,
459 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800460 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800461 PHY_RESET,
hayeswang0c3121f2014-03-07 11:04:36 +0800462 SCHEDULE_TASKLET,
hayeswangac718b62013-05-02 16:01:25 +0000463};
464
465/* Define these values to match your device */
466#define VENDOR_ID_REALTEK 0x0bda
467#define PRODUCT_ID_RTL8152 0x8152
hayeswang43779f82014-01-02 11:25:10 +0800468#define PRODUCT_ID_RTL8153 0x8153
469
470#define VENDOR_ID_SAMSUNG 0x04e8
471#define PRODUCT_ID_SAMSUNG 0xa101
hayeswangac718b62013-05-02 16:01:25 +0000472
473#define MCU_TYPE_PLA 0x0100
474#define MCU_TYPE_USB 0x0000
475
hayeswangc7de7de2014-01-15 10:42:16 +0800476#define REALTEK_USB_DEVICE(vend, prod) \
477 USB_DEVICE_INTERFACE_CLASS(vend, prod, USB_CLASS_VENDOR_SPEC)
478
hayeswang4f1d4d52014-03-11 16:24:19 +0800479struct tally_counter {
480 __le64 tx_packets;
481 __le64 rx_packets;
482 __le64 tx_errors;
483 __le32 rx_errors;
484 __le16 rx_missed;
485 __le16 align_errors;
486 __le32 tx_one_collision;
487 __le32 tx_multi_collision;
488 __le64 rx_unicast;
489 __le64 rx_broadcast;
490 __le32 rx_multicast;
491 __le16 tx_aborted;
492 __le16 tx_underun;
493};
494
hayeswangac718b62013-05-02 16:01:25 +0000495struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800496 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000497#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800498
hayeswang500b6d72013-11-20 17:30:57 +0800499 __le32 opts2;
hayeswang565cab02014-03-07 11:04:38 +0800500#define RD_UDP_CS (1 << 23)
501#define RD_TCP_CS (1 << 22)
hayeswang6128d1bb2014-03-07 11:04:40 +0800502#define RD_IPV6_CS (1 << 20)
hayeswang565cab02014-03-07 11:04:38 +0800503#define RD_IPV4_CS (1 << 19)
504
hayeswang500b6d72013-11-20 17:30:57 +0800505 __le32 opts3;
hayeswang565cab02014-03-07 11:04:38 +0800506#define IPF (1 << 23) /* IP checksum fail */
507#define UDPF (1 << 22) /* UDP checksum fail */
508#define TCPF (1 << 21) /* TCP checksum fail */
hayeswangc5554292014-09-12 10:43:11 +0800509#define RX_VLAN_TAG (1 << 16)
hayeswang565cab02014-03-07 11:04:38 +0800510
hayeswang500b6d72013-11-20 17:30:57 +0800511 __le32 opts4;
512 __le32 opts5;
513 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000514};
515
516struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800517 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000518#define TX_FS (1 << 31) /* First segment of a packet */
519#define TX_LS (1 << 30) /* Final segment of a packet */
hayeswang60c89072014-03-07 11:04:39 +0800520#define GTSENDV4 (1 << 28)
hayeswang6128d1bb2014-03-07 11:04:40 +0800521#define GTSENDV6 (1 << 27)
hayeswang60c89072014-03-07 11:04:39 +0800522#define GTTCPHO_SHIFT 18
hayeswang6128d1bb2014-03-07 11:04:40 +0800523#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800524#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800525
hayeswang500b6d72013-11-20 17:30:57 +0800526 __le32 opts2;
hayeswang5bd23882013-08-14 20:54:39 +0800527#define UDP_CS (1 << 31) /* Calculate UDP/IP checksum */
528#define TCP_CS (1 << 30) /* Calculate TCP/IP checksum */
529#define IPV4_CS (1 << 29) /* Calculate IPv4 checksum */
530#define IPV6_CS (1 << 28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800531#define MSS_SHIFT 17
532#define MSS_MAX 0x7ffU
533#define TCPHO_SHIFT 17
hayeswang6128d1bb2014-03-07 11:04:40 +0800534#define TCPHO_MAX 0x7ffU
hayeswangc5554292014-09-12 10:43:11 +0800535#define TX_VLAN_TAG (1 << 16)
hayeswangac718b62013-05-02 16:01:25 +0000536};
537
hayeswangdff4e8a2013-08-16 16:09:33 +0800538struct r8152;
539
hayeswangebc2ec482013-08-14 20:54:38 +0800540struct rx_agg {
541 struct list_head list;
542 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800543 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800544 void *buffer;
545 void *head;
546};
547
548struct tx_agg {
549 struct list_head list;
550 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800551 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800552 void *buffer;
553 void *head;
554 u32 skb_num;
555 u32 skb_len;
556};
557
hayeswangac718b62013-05-02 16:01:25 +0000558struct r8152 {
559 unsigned long flags;
560 struct usb_device *udev;
561 struct tasklet_struct tl;
hayeswang40a82912013-08-14 20:54:40 +0800562 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000563 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800564 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800565 struct tx_agg tx_info[RTL8152_MAX_TX];
566 struct rx_agg rx_info[RTL8152_MAX_RX];
567 struct list_head rx_done, tx_free;
568 struct sk_buff_head tx_queue;
569 spinlock_t rx_lock, tx_lock;
hayeswangac718b62013-05-02 16:01:25 +0000570 struct delayed_work schedule;
571 struct mii_if_info mii;
hayeswangc81229c2014-01-02 11:22:42 +0800572
573 struct rtl_ops {
574 void (*init)(struct r8152 *);
575 int (*enable)(struct r8152 *);
576 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800577 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800578 void (*down)(struct r8152 *);
579 void (*unload)(struct r8152 *);
580 } rtl_ops;
581
hayeswang40a82912013-08-14 20:54:40 +0800582 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800583 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000584 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800585 u32 tx_qlen;
hayeswangac718b62013-05-02 16:01:25 +0000586 u16 ocp_base;
hayeswang40a82912013-08-14 20:54:40 +0800587 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000588 u8 version;
589 u8 speed;
590};
591
592enum rtl_version {
593 RTL_VER_UNKNOWN = 0,
594 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800595 RTL_VER_02,
596 RTL_VER_03,
597 RTL_VER_04,
598 RTL_VER_05,
599 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000600};
601
hayeswang60c89072014-03-07 11:04:39 +0800602enum tx_csum_stat {
603 TX_CSUM_SUCCESS = 0,
604 TX_CSUM_TSO,
605 TX_CSUM_NONE
606};
607
hayeswangac718b62013-05-02 16:01:25 +0000608/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
609 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
610 */
611static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800612static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000613
hayeswang52aec122014-09-02 10:27:52 +0800614#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswang60c89072014-03-07 11:04:39 +0800615 VLAN_ETH_HLEN - VLAN_HLEN)
616
hayeswangac718b62013-05-02 16:01:25 +0000617static
618int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
619{
hayeswang31787f52013-07-31 17:21:25 +0800620 int ret;
621 void *tmp;
622
623 tmp = kmalloc(size, GFP_KERNEL);
624 if (!tmp)
625 return -ENOMEM;
626
627 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800628 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
629 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800630
631 memcpy(data, tmp, size);
632 kfree(tmp);
633
634 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000635}
636
637static
638int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
639{
hayeswang31787f52013-07-31 17:21:25 +0800640 int ret;
641 void *tmp;
642
Benoit Tainec4438f02014-05-26 17:21:23 +0200643 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800644 if (!tmp)
645 return -ENOMEM;
646
hayeswang31787f52013-07-31 17:21:25 +0800647 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800648 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
649 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800650
651 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800652
hayeswang31787f52013-07-31 17:21:25 +0800653 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000654}
655
656static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800657 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000658{
hayeswang45f4a192014-01-06 17:08:41 +0800659 u16 limit = 64;
660 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000661
662 if (test_bit(RTL8152_UNPLUG, &tp->flags))
663 return -ENODEV;
664
665 /* both size and indix must be 4 bytes align */
666 if ((size & 3) || !size || (index & 3) || !data)
667 return -EPERM;
668
669 if ((u32)index + (u32)size > 0xffff)
670 return -EPERM;
671
672 while (size) {
673 if (size > limit) {
674 ret = get_registers(tp, index, type, limit, data);
675 if (ret < 0)
676 break;
677
678 index += limit;
679 data += limit;
680 size -= limit;
681 } else {
682 ret = get_registers(tp, index, type, size, data);
683 if (ret < 0)
684 break;
685
686 index += size;
687 data += size;
688 size = 0;
689 break;
690 }
691 }
692
693 return ret;
694}
695
696static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800697 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000698{
hayeswang45f4a192014-01-06 17:08:41 +0800699 int ret;
700 u16 byteen_start, byteen_end, byen;
701 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000702
703 if (test_bit(RTL8152_UNPLUG, &tp->flags))
704 return -ENODEV;
705
706 /* both size and indix must be 4 bytes align */
707 if ((size & 3) || !size || (index & 3) || !data)
708 return -EPERM;
709
710 if ((u32)index + (u32)size > 0xffff)
711 return -EPERM;
712
713 byteen_start = byteen & BYTE_EN_START_MASK;
714 byteen_end = byteen & BYTE_EN_END_MASK;
715
716 byen = byteen_start | (byteen_start << 4);
717 ret = set_registers(tp, index, type | byen, 4, data);
718 if (ret < 0)
719 goto error1;
720
721 index += 4;
722 data += 4;
723 size -= 4;
724
725 if (size) {
726 size -= 4;
727
728 while (size) {
729 if (size > limit) {
730 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800731 type | BYTE_EN_DWORD,
732 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000733 if (ret < 0)
734 goto error1;
735
736 index += limit;
737 data += limit;
738 size -= limit;
739 } else {
740 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800741 type | BYTE_EN_DWORD,
742 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000743 if (ret < 0)
744 goto error1;
745
746 index += size;
747 data += size;
748 size = 0;
749 break;
750 }
751 }
752
753 byen = byteen_end | (byteen_end >> 4);
754 ret = set_registers(tp, index, type | byen, 4, data);
755 if (ret < 0)
756 goto error1;
757 }
758
759error1:
760 return ret;
761}
762
763static inline
764int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
765{
766 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
767}
768
769static inline
770int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
771{
772 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
773}
774
775static inline
776int usb_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
777{
778 return generic_ocp_read(tp, index, size, data, MCU_TYPE_USB);
779}
780
781static inline
782int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
783{
784 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
785}
786
787static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
788{
hayeswangc8826de2013-07-31 17:21:26 +0800789 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000790
hayeswangc8826de2013-07-31 17:21:26 +0800791 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000792
793 return __le32_to_cpu(data);
794}
795
796static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
797{
hayeswangc8826de2013-07-31 17:21:26 +0800798 __le32 tmp = __cpu_to_le32(data);
799
800 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000801}
802
803static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
804{
805 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800806 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000807 u8 shift = index & 2;
808
809 index &= ~3;
810
hayeswangc8826de2013-07-31 17:21:26 +0800811 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000812
hayeswangc8826de2013-07-31 17:21:26 +0800813 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000814 data >>= (shift * 8);
815 data &= 0xffff;
816
817 return (u16)data;
818}
819
820static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
821{
hayeswangc8826de2013-07-31 17:21:26 +0800822 u32 mask = 0xffff;
823 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000824 u16 byen = BYTE_EN_WORD;
825 u8 shift = index & 2;
826
827 data &= mask;
828
829 if (index & 2) {
830 byen <<= shift;
831 mask <<= (shift * 8);
832 data <<= (shift * 8);
833 index &= ~3;
834 }
835
hayeswangc8826de2013-07-31 17:21:26 +0800836 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000837
hayeswangc8826de2013-07-31 17:21:26 +0800838 data |= __le32_to_cpu(tmp) & ~mask;
839 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000840
hayeswangc8826de2013-07-31 17:21:26 +0800841 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000842}
843
844static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
845{
846 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800847 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000848 u8 shift = index & 3;
849
850 index &= ~3;
851
hayeswangc8826de2013-07-31 17:21:26 +0800852 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000853
hayeswangc8826de2013-07-31 17:21:26 +0800854 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000855 data >>= (shift * 8);
856 data &= 0xff;
857
858 return (u8)data;
859}
860
861static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
862{
hayeswangc8826de2013-07-31 17:21:26 +0800863 u32 mask = 0xff;
864 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000865 u16 byen = BYTE_EN_BYTE;
866 u8 shift = index & 3;
867
868 data &= mask;
869
870 if (index & 3) {
871 byen <<= shift;
872 mask <<= (shift * 8);
873 data <<= (shift * 8);
874 index &= ~3;
875 }
876
hayeswangc8826de2013-07-31 17:21:26 +0800877 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000878
hayeswangc8826de2013-07-31 17:21:26 +0800879 data |= __le32_to_cpu(tmp) & ~mask;
880 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +0000881
hayeswangc8826de2013-07-31 17:21:26 +0800882 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000883}
884
hayeswangac244d32014-01-02 11:22:40 +0800885static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
886{
887 u16 ocp_base, ocp_index;
888
889 ocp_base = addr & 0xf000;
890 if (ocp_base != tp->ocp_base) {
891 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
892 tp->ocp_base = ocp_base;
893 }
894
895 ocp_index = (addr & 0x0fff) | 0xb000;
896 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
897}
898
hayeswange3fe0b12014-01-02 11:22:39 +0800899static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
900{
901 u16 ocp_base, ocp_index;
902
903 ocp_base = addr & 0xf000;
904 if (ocp_base != tp->ocp_base) {
905 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
906 tp->ocp_base = ocp_base;
907 }
908
909 ocp_index = (addr & 0x0fff) | 0xb000;
910 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
911}
912
hayeswangac244d32014-01-02 11:22:40 +0800913static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +0000914{
hayeswangac244d32014-01-02 11:22:40 +0800915 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +0000916}
917
hayeswangac244d32014-01-02 11:22:40 +0800918static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +0000919{
hayeswangac244d32014-01-02 11:22:40 +0800920 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +0000921}
922
hayeswang43779f82014-01-02 11:25:10 +0800923static void sram_write(struct r8152 *tp, u16 addr, u16 data)
924{
925 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
926 ocp_reg_write(tp, OCP_SRAM_DATA, data);
927}
928
929static u16 sram_read(struct r8152 *tp, u16 addr)
930{
931 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
932 return ocp_reg_read(tp, OCP_SRAM_DATA);
933}
934
hayeswangac718b62013-05-02 16:01:25 +0000935static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
936{
937 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +0800938 int ret;
hayeswangac718b62013-05-02 16:01:25 +0000939
hayeswang68714382014-04-11 17:54:31 +0800940 if (test_bit(RTL8152_UNPLUG, &tp->flags))
941 return -ENODEV;
942
hayeswangac718b62013-05-02 16:01:25 +0000943 if (phy_id != R8152_PHY_ID)
944 return -EINVAL;
945
hayeswang9a4be1b2014-02-18 21:49:07 +0800946 ret = usb_autopm_get_interface(tp->intf);
947 if (ret < 0)
948 goto out;
949
950 ret = r8152_mdio_read(tp, reg);
951
952 usb_autopm_put_interface(tp->intf);
953
954out:
955 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000956}
957
958static
959void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
960{
961 struct r8152 *tp = netdev_priv(netdev);
962
hayeswang68714382014-04-11 17:54:31 +0800963 if (test_bit(RTL8152_UNPLUG, &tp->flags))
964 return;
965
hayeswangac718b62013-05-02 16:01:25 +0000966 if (phy_id != R8152_PHY_ID)
967 return;
968
hayeswang9a4be1b2014-02-18 21:49:07 +0800969 if (usb_autopm_get_interface(tp->intf) < 0)
970 return;
971
hayeswangac718b62013-05-02 16:01:25 +0000972 r8152_mdio_write(tp, reg, val);
hayeswang9a4be1b2014-02-18 21:49:07 +0800973
974 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +0000975}
976
hayeswangb209af92014-08-25 15:53:00 +0800977static int
978r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec482013-08-14 20:54:38 +0800979
hayeswang8ba789a2014-09-04 16:15:41 +0800980static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
981{
982 struct r8152 *tp = netdev_priv(netdev);
983 struct sockaddr *addr = p;
984
985 if (!is_valid_ether_addr(addr->sa_data))
986 return -EADDRNOTAVAIL;
987
988 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
989
990 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
991 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
992 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
993
994 return 0;
995}
996
hayeswang179bb6d2014-09-04 16:15:42 +0800997static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +0000998{
999 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001000 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001001 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001002
hayeswang8a91c822014-02-18 21:49:01 +08001003 if (tp->version == RTL_VER_01)
hayeswang179bb6d2014-09-04 16:15:42 +08001004 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001005 else
hayeswang179bb6d2014-09-04 16:15:42 +08001006 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001007
1008 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001009 netif_err(tp, probe, dev, "Get ether addr fail\n");
1010 } else if (!is_valid_ether_addr(sa.sa_data)) {
1011 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1012 sa.sa_data);
1013 eth_hw_addr_random(dev);
1014 ether_addr_copy(sa.sa_data, dev->dev_addr);
1015 ret = rtl8152_set_mac_address(dev, &sa);
1016 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1017 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001018 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001019 if (tp->version == RTL_VER_01)
1020 ether_addr_copy(dev->dev_addr, sa.sa_data);
1021 else
1022 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001023 }
hayeswang179bb6d2014-09-04 16:15:42 +08001024
1025 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001026}
1027
hayeswangac718b62013-05-02 16:01:25 +00001028static void read_bulk_callback(struct urb *urb)
1029{
hayeswangac718b62013-05-02 16:01:25 +00001030 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001031 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +08001032 struct rx_agg *agg;
1033 struct r8152 *tp;
hayeswangac718b62013-05-02 16:01:25 +00001034 int result;
hayeswangac718b62013-05-02 16:01:25 +00001035
hayeswangebc2ec482013-08-14 20:54:38 +08001036 agg = urb->context;
1037 if (!agg)
1038 return;
1039
1040 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001041 if (!tp)
1042 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001043
hayeswangac718b62013-05-02 16:01:25 +00001044 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1045 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001046
1047 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001048 return;
1049
hayeswangebc2ec482013-08-14 20:54:38 +08001050 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001051
1052 /* When link down, the driver would cancel all bulks. */
1053 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001054 if (!netif_carrier_ok(netdev))
1055 return;
1056
hayeswang9a4be1b2014-02-18 21:49:07 +08001057 usb_mark_last_busy(tp->udev);
1058
hayeswangac718b62013-05-02 16:01:25 +00001059 switch (status) {
1060 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +08001061 if (urb->actual_length < ETH_ZLEN)
1062 break;
1063
hayeswang2685d412014-03-07 11:04:34 +08001064 spin_lock(&tp->rx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001065 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001066 spin_unlock(&tp->rx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001067 tasklet_schedule(&tp->tl);
1068 return;
hayeswangac718b62013-05-02 16:01:25 +00001069 case -ESHUTDOWN:
1070 set_bit(RTL8152_UNPLUG, &tp->flags);
1071 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001072 return;
hayeswangac718b62013-05-02 16:01:25 +00001073 case -ENOENT:
1074 return; /* the urb is in unlink state */
1075 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001076 if (net_ratelimit())
1077 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001078 break;
hayeswangac718b62013-05-02 16:01:25 +00001079 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001080 if (net_ratelimit())
1081 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001082 break;
hayeswangac718b62013-05-02 16:01:25 +00001083 }
1084
hayeswangebc2ec482013-08-14 20:54:38 +08001085 result = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001086 if (result == -ENODEV) {
1087 netif_device_detach(tp->netdev);
1088 } else if (result) {
hayeswang2685d412014-03-07 11:04:34 +08001089 spin_lock(&tp->rx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001090 list_add_tail(&agg->list, &tp->rx_done);
hayeswang2685d412014-03-07 11:04:34 +08001091 spin_unlock(&tp->rx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001092 tasklet_schedule(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00001093 }
hayeswangac718b62013-05-02 16:01:25 +00001094}
1095
1096static void write_bulk_callback(struct urb *urb)
1097{
hayeswangebc2ec482013-08-14 20:54:38 +08001098 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001099 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08001100 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001101 struct r8152 *tp;
1102 int status = urb->status;
1103
hayeswangebc2ec482013-08-14 20:54:38 +08001104 agg = urb->context;
1105 if (!agg)
1106 return;
1107
1108 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001109 if (!tp)
1110 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001111
hayeswangd104eaf2014-03-06 15:07:17 +08001112 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001113 stats = &netdev->stats;
hayeswangebc2ec482013-08-14 20:54:38 +08001114 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001115 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001116 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001117 stats->tx_errors += agg->skb_num;
1118 } else {
1119 stats->tx_packets += agg->skb_num;
1120 stats->tx_bytes += agg->skb_len;
1121 }
1122
hayeswang2685d412014-03-07 11:04:34 +08001123 spin_lock(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001124 list_add_tail(&agg->list, &tp->tx_free);
hayeswang2685d412014-03-07 11:04:34 +08001125 spin_unlock(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001126
hayeswang9a4be1b2014-02-18 21:49:07 +08001127 usb_autopm_put_interface_async(tp->intf);
1128
hayeswangd104eaf2014-03-06 15:07:17 +08001129 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001130 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001131
1132 if (!test_bit(WORK_ENABLE, &tp->flags))
1133 return;
1134
1135 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1136 return;
1137
1138 if (!skb_queue_empty(&tp->tx_queue))
hayeswang0c3121f2014-03-07 11:04:36 +08001139 tasklet_schedule(&tp->tl);
hayeswangebc2ec482013-08-14 20:54:38 +08001140}
1141
hayeswang40a82912013-08-14 20:54:40 +08001142static void intr_callback(struct urb *urb)
1143{
1144 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001145 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001146 int status = urb->status;
1147 int res;
1148
1149 tp = urb->context;
1150 if (!tp)
1151 return;
1152
1153 if (!test_bit(WORK_ENABLE, &tp->flags))
1154 return;
1155
1156 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1157 return;
1158
1159 switch (status) {
1160 case 0: /* success */
1161 break;
1162 case -ECONNRESET: /* unlink */
1163 case -ESHUTDOWN:
1164 netif_device_detach(tp->netdev);
1165 case -ENOENT:
1166 return;
1167 case -EOVERFLOW:
1168 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1169 goto resubmit;
1170 /* -EPIPE: should clear the halt */
1171 default:
1172 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1173 goto resubmit;
1174 }
1175
1176 d = urb->transfer_buffer;
1177 if (INTR_LINK & __le16_to_cpu(d[0])) {
1178 if (!(tp->speed & LINK_STATUS)) {
1179 set_bit(RTL8152_LINK_CHG, &tp->flags);
1180 schedule_delayed_work(&tp->schedule, 0);
1181 }
1182 } else {
1183 if (tp->speed & LINK_STATUS) {
1184 set_bit(RTL8152_LINK_CHG, &tp->flags);
1185 schedule_delayed_work(&tp->schedule, 0);
1186 }
1187 }
1188
1189resubmit:
1190 res = usb_submit_urb(urb, GFP_ATOMIC);
1191 if (res == -ENODEV)
1192 netif_device_detach(tp->netdev);
1193 else if (res)
1194 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001195 "can't resubmit intr, status %d\n", res);
hayeswang40a82912013-08-14 20:54:40 +08001196}
1197
hayeswangebc2ec482013-08-14 20:54:38 +08001198static inline void *rx_agg_align(void *data)
1199{
hayeswang8e1f51b2014-01-02 11:22:41 +08001200 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001201}
1202
1203static inline void *tx_agg_align(void *data)
1204{
hayeswang8e1f51b2014-01-02 11:22:41 +08001205 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001206}
1207
1208static void free_all_mem(struct r8152 *tp)
1209{
1210 int i;
1211
1212 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001213 usb_free_urb(tp->rx_info[i].urb);
1214 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001215
hayeswang9629e3c2014-01-15 10:42:15 +08001216 kfree(tp->rx_info[i].buffer);
1217 tp->rx_info[i].buffer = NULL;
1218 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001219 }
1220
1221 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001222 usb_free_urb(tp->tx_info[i].urb);
1223 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001224
hayeswang9629e3c2014-01-15 10:42:15 +08001225 kfree(tp->tx_info[i].buffer);
1226 tp->tx_info[i].buffer = NULL;
1227 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001228 }
hayeswang40a82912013-08-14 20:54:40 +08001229
hayeswang9629e3c2014-01-15 10:42:15 +08001230 usb_free_urb(tp->intr_urb);
1231 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001232
hayeswang9629e3c2014-01-15 10:42:15 +08001233 kfree(tp->intr_buff);
1234 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001235}
1236
1237static int alloc_all_mem(struct r8152 *tp)
1238{
1239 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001240 struct usb_interface *intf = tp->intf;
1241 struct usb_host_interface *alt = intf->cur_altsetting;
1242 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001243 struct urb *urb;
1244 int node, i;
1245 u8 *buf;
1246
1247 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1248
1249 spin_lock_init(&tp->rx_lock);
1250 spin_lock_init(&tp->tx_lock);
1251 INIT_LIST_HEAD(&tp->rx_done);
1252 INIT_LIST_HEAD(&tp->tx_free);
1253 skb_queue_head_init(&tp->tx_queue);
1254
1255 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001256 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001257 if (!buf)
1258 goto err1;
1259
1260 if (buf != rx_agg_align(buf)) {
1261 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001262 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001263 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001264 if (!buf)
1265 goto err1;
1266 }
1267
1268 urb = usb_alloc_urb(0, GFP_KERNEL);
1269 if (!urb) {
1270 kfree(buf);
1271 goto err1;
1272 }
1273
1274 INIT_LIST_HEAD(&tp->rx_info[i].list);
1275 tp->rx_info[i].context = tp;
1276 tp->rx_info[i].urb = urb;
1277 tp->rx_info[i].buffer = buf;
1278 tp->rx_info[i].head = rx_agg_align(buf);
1279 }
1280
1281 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001282 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001283 if (!buf)
1284 goto err1;
1285
1286 if (buf != tx_agg_align(buf)) {
1287 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001288 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001289 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001290 if (!buf)
1291 goto err1;
1292 }
1293
1294 urb = usb_alloc_urb(0, GFP_KERNEL);
1295 if (!urb) {
1296 kfree(buf);
1297 goto err1;
1298 }
1299
1300 INIT_LIST_HEAD(&tp->tx_info[i].list);
1301 tp->tx_info[i].context = tp;
1302 tp->tx_info[i].urb = urb;
1303 tp->tx_info[i].buffer = buf;
1304 tp->tx_info[i].head = tx_agg_align(buf);
1305
1306 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1307 }
1308
hayeswang40a82912013-08-14 20:54:40 +08001309 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1310 if (!tp->intr_urb)
1311 goto err1;
1312
1313 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1314 if (!tp->intr_buff)
1315 goto err1;
1316
1317 tp->intr_interval = (int)ep_intr->desc.bInterval;
1318 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001319 tp->intr_buff, INTBUFSIZE, intr_callback,
1320 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001321
hayeswangebc2ec482013-08-14 20:54:38 +08001322 return 0;
1323
1324err1:
1325 free_all_mem(tp);
1326 return -ENOMEM;
1327}
1328
hayeswang0de98f62013-08-16 16:09:35 +08001329static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1330{
1331 struct tx_agg *agg = NULL;
1332 unsigned long flags;
1333
hayeswang21949ab2014-03-07 11:04:35 +08001334 if (list_empty(&tp->tx_free))
1335 return NULL;
1336
hayeswang0de98f62013-08-16 16:09:35 +08001337 spin_lock_irqsave(&tp->tx_lock, flags);
1338 if (!list_empty(&tp->tx_free)) {
1339 struct list_head *cursor;
1340
1341 cursor = tp->tx_free.next;
1342 list_del_init(cursor);
1343 agg = list_entry(cursor, struct tx_agg, list);
1344 }
1345 spin_unlock_irqrestore(&tp->tx_lock, flags);
1346
1347 return agg;
1348}
1349
hayeswang60c89072014-03-07 11:04:39 +08001350static inline __be16 get_protocol(struct sk_buff *skb)
hayeswang5bd23882013-08-14 20:54:39 +08001351{
hayeswang60c89072014-03-07 11:04:39 +08001352 __be16 protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001353
hayeswang60c89072014-03-07 11:04:39 +08001354 if (skb->protocol == htons(ETH_P_8021Q))
1355 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
1356 else
1357 protocol = skb->protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001358
hayeswang60c89072014-03-07 11:04:39 +08001359 return protocol;
1360}
1361
hayeswangb209af92014-08-25 15:53:00 +08001362/* r8152_csum_workaround()
hayeswang6128d1bb2014-03-07 11:04:40 +08001363 * The hw limites the value the transport offset. When the offset is out of the
1364 * range, calculate the checksum by sw.
1365 */
1366static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1367 struct sk_buff_head *list)
1368{
1369 if (skb_shinfo(skb)->gso_size) {
1370 netdev_features_t features = tp->netdev->features;
1371 struct sk_buff_head seg_list;
1372 struct sk_buff *segs, *nskb;
1373
hayeswanga91d45f2014-07-11 16:48:27 +08001374 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1bb2014-03-07 11:04:40 +08001375 segs = skb_gso_segment(skb, features);
1376 if (IS_ERR(segs) || !segs)
1377 goto drop;
1378
1379 __skb_queue_head_init(&seg_list);
1380
1381 do {
1382 nskb = segs;
1383 segs = segs->next;
1384 nskb->next = NULL;
1385 __skb_queue_tail(&seg_list, nskb);
1386 } while (segs);
1387
1388 skb_queue_splice(&seg_list, list);
1389 dev_kfree_skb(skb);
1390 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1391 if (skb_checksum_help(skb) < 0)
1392 goto drop;
1393
1394 __skb_queue_head(list, skb);
1395 } else {
1396 struct net_device_stats *stats;
1397
1398drop:
1399 stats = &tp->netdev->stats;
1400 stats->tx_dropped++;
1401 dev_kfree_skb(skb);
1402 }
1403}
1404
hayeswangb209af92014-08-25 15:53:00 +08001405/* msdn_giant_send_check()
hayeswang6128d1bb2014-03-07 11:04:40 +08001406 * According to the document of microsoft, the TCP Pseudo Header excludes the
1407 * packet length for IPv6 TCP large packets.
1408 */
1409static int msdn_giant_send_check(struct sk_buff *skb)
1410{
1411 const struct ipv6hdr *ipv6h;
1412 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001413 int ret;
1414
1415 ret = skb_cow_head(skb, 0);
1416 if (ret)
1417 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001418
1419 ipv6h = ipv6_hdr(skb);
1420 th = tcp_hdr(skb);
1421
1422 th->check = 0;
1423 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1424
hayeswangfcb308d2014-03-11 10:20:32 +08001425 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001426}
1427
hayeswangc5554292014-09-12 10:43:11 +08001428static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1429{
1430 if (vlan_tx_tag_present(skb)) {
1431 u32 opts2;
1432
1433 opts2 = TX_VLAN_TAG | swab16(vlan_tx_tag_get(skb));
1434 desc->opts2 |= cpu_to_le32(opts2);
1435 }
1436}
1437
1438static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1439{
1440 u32 opts2 = le32_to_cpu(desc->opts2);
1441
1442 if (opts2 & RX_VLAN_TAG)
1443 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1444 swab16(opts2 & 0xffff));
1445}
1446
hayeswang60c89072014-03-07 11:04:39 +08001447static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1448 struct sk_buff *skb, u32 len, u32 transport_offset)
1449{
1450 u32 mss = skb_shinfo(skb)->gso_size;
1451 u32 opts1, opts2 = 0;
1452 int ret = TX_CSUM_SUCCESS;
1453
1454 WARN_ON_ONCE(len > TX_LEN_MAX);
1455
1456 opts1 = len | TX_FS | TX_LS;
1457
1458 if (mss) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001459 if (transport_offset > GTTCPHO_MAX) {
1460 netif_warn(tp, tx_err, tp->netdev,
1461 "Invalid transport offset 0x%x for TSO\n",
1462 transport_offset);
1463 ret = TX_CSUM_TSO;
1464 goto unavailable;
1465 }
1466
hayeswang60c89072014-03-07 11:04:39 +08001467 switch (get_protocol(skb)) {
1468 case htons(ETH_P_IP):
1469 opts1 |= GTSENDV4;
1470 break;
1471
hayeswang6128d1bb2014-03-07 11:04:40 +08001472 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001473 if (msdn_giant_send_check(skb)) {
1474 ret = TX_CSUM_TSO;
1475 goto unavailable;
1476 }
hayeswang6128d1bb2014-03-07 11:04:40 +08001477 opts1 |= GTSENDV6;
hayeswang6128d1bb2014-03-07 11:04:40 +08001478 break;
1479
hayeswang60c89072014-03-07 11:04:39 +08001480 default:
1481 WARN_ON_ONCE(1);
1482 break;
1483 }
1484
1485 opts1 |= transport_offset << GTTCPHO_SHIFT;
1486 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1487 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001488 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001489
hayeswang6128d1bb2014-03-07 11:04:40 +08001490 if (transport_offset > TCPHO_MAX) {
1491 netif_warn(tp, tx_err, tp->netdev,
1492 "Invalid transport offset 0x%x\n",
1493 transport_offset);
1494 ret = TX_CSUM_NONE;
1495 goto unavailable;
1496 }
1497
hayeswang60c89072014-03-07 11:04:39 +08001498 switch (get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001499 case htons(ETH_P_IP):
1500 opts2 |= IPV4_CS;
1501 ip_protocol = ip_hdr(skb)->protocol;
1502 break;
1503
1504 case htons(ETH_P_IPV6):
1505 opts2 |= IPV6_CS;
1506 ip_protocol = ipv6_hdr(skb)->nexthdr;
1507 break;
1508
1509 default:
1510 ip_protocol = IPPROTO_RAW;
1511 break;
1512 }
1513
hayeswang60c89072014-03-07 11:04:39 +08001514 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001515 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001516 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001517 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001518 else
hayeswang5bd23882013-08-14 20:54:39 +08001519 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001520
hayeswang60c89072014-03-07 11:04:39 +08001521 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001522 }
hayeswang60c89072014-03-07 11:04:39 +08001523
1524 desc->opts2 = cpu_to_le32(opts2);
1525 desc->opts1 = cpu_to_le32(opts1);
1526
hayeswang6128d1bb2014-03-07 11:04:40 +08001527unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001528 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001529}
1530
hayeswangb1379d92013-08-16 16:09:37 +08001531static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1532{
hayeswangd84130a2014-02-18 21:49:02 +08001533 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001534 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001535 u8 *tx_data;
1536
hayeswangd84130a2014-02-18 21:49:02 +08001537 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001538 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001539 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001540 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001541
hayeswangb1379d92013-08-16 16:09:37 +08001542 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001543 agg->skb_num = 0;
1544 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001545 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001546
hayeswang7937f9e2013-11-20 17:30:54 +08001547 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001548 struct tx_desc *tx_desc;
1549 struct sk_buff *skb;
1550 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001551 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001552
hayeswangd84130a2014-02-18 21:49:02 +08001553 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001554 if (!skb)
1555 break;
1556
hayeswang60c89072014-03-07 11:04:39 +08001557 len = skb->len + sizeof(*tx_desc);
1558
1559 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001560 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001561 break;
1562 }
1563
hayeswang7937f9e2013-11-20 17:30:54 +08001564 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001565 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001566
1567 offset = (u32)skb_transport_offset(skb);
1568
hayeswang6128d1bb2014-03-07 11:04:40 +08001569 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1570 r8152_csum_workaround(tp, skb, &skb_head);
1571 continue;
1572 }
hayeswang60c89072014-03-07 11:04:39 +08001573
hayeswangc5554292014-09-12 10:43:11 +08001574 rtl_tx_vlan_tag(tx_desc, skb);
1575
hayeswangb1379d92013-08-16 16:09:37 +08001576 tx_data += sizeof(*tx_desc);
1577
hayeswang60c89072014-03-07 11:04:39 +08001578 len = skb->len;
1579 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1580 struct net_device_stats *stats = &tp->netdev->stats;
1581
1582 stats->tx_dropped++;
1583 dev_kfree_skb_any(skb);
1584 tx_data -= sizeof(*tx_desc);
1585 continue;
1586 }
hayeswangb1379d92013-08-16 16:09:37 +08001587
hayeswang7937f9e2013-11-20 17:30:54 +08001588 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001589 agg->skb_len += len;
1590 agg->skb_num++;
1591
1592 dev_kfree_skb_any(skb);
1593
hayeswang52aec122014-09-02 10:27:52 +08001594 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
hayeswangb1379d92013-08-16 16:09:37 +08001595 }
1596
hayeswangd84130a2014-02-18 21:49:02 +08001597 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001598 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001599 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001600 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001601 }
1602
hayeswang0c3121f2014-03-07 11:04:36 +08001603 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001604
1605 if (netif_queue_stopped(tp->netdev) &&
1606 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1607 netif_wake_queue(tp->netdev);
1608
hayeswang0c3121f2014-03-07 11:04:36 +08001609 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001610
hayeswang0c3121f2014-03-07 11:04:36 +08001611 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001612 if (ret < 0)
1613 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001614
hayeswangb1379d92013-08-16 16:09:37 +08001615 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1616 agg->head, (int)(tx_data - (u8 *)agg->head),
1617 (usb_complete_t)write_bulk_callback, agg);
1618
hayeswang0c3121f2014-03-07 11:04:36 +08001619 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001620 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001621 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001622
1623out_tx_fill:
1624 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001625}
1626
hayeswang565cab02014-03-07 11:04:38 +08001627static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1628{
1629 u8 checksum = CHECKSUM_NONE;
1630 u32 opts2, opts3;
1631
1632 if (tp->version == RTL_VER_01)
1633 goto return_result;
1634
1635 opts2 = le32_to_cpu(rx_desc->opts2);
1636 opts3 = le32_to_cpu(rx_desc->opts3);
1637
1638 if (opts2 & RD_IPV4_CS) {
1639 if (opts3 & IPF)
1640 checksum = CHECKSUM_NONE;
1641 else if ((opts2 & RD_UDP_CS) && (opts3 & UDPF))
1642 checksum = CHECKSUM_NONE;
1643 else if ((opts2 & RD_TCP_CS) && (opts3 & TCPF))
1644 checksum = CHECKSUM_NONE;
1645 else
1646 checksum = CHECKSUM_UNNECESSARY;
hayeswang6128d1bb2014-03-07 11:04:40 +08001647 } else if (RD_IPV6_CS) {
1648 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1649 checksum = CHECKSUM_UNNECESSARY;
1650 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1651 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001652 }
1653
1654return_result:
1655 return checksum;
1656}
1657
hayeswangebc2ec482013-08-14 20:54:38 +08001658static void rx_bottom(struct r8152 *tp)
1659{
hayeswanga5a4f462013-08-16 16:09:34 +08001660 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001661 struct list_head *cursor, *next, rx_queue;
hayeswangebc2ec482013-08-14 20:54:38 +08001662
hayeswangd84130a2014-02-18 21:49:02 +08001663 if (list_empty(&tp->rx_done))
1664 return;
1665
1666 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001667 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001668 list_splice_init(&tp->rx_done, &rx_queue);
1669 spin_unlock_irqrestore(&tp->rx_lock, flags);
1670
1671 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001672 struct rx_desc *rx_desc;
1673 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001674 int len_used = 0;
1675 struct urb *urb;
1676 u8 *rx_data;
1677 int ret;
1678
hayeswangebc2ec482013-08-14 20:54:38 +08001679 list_del_init(cursor);
hayeswangebc2ec482013-08-14 20:54:38 +08001680
1681 agg = list_entry(cursor, struct rx_agg, list);
1682 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001683 if (urb->actual_length < ETH_ZLEN)
1684 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001685
hayeswangebc2ec482013-08-14 20:54:38 +08001686 rx_desc = agg->head;
1687 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001688 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001689
hayeswang7937f9e2013-11-20 17:30:54 +08001690 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001691 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001692 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001693 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001694 struct sk_buff *skb;
1695
hayeswang7937f9e2013-11-20 17:30:54 +08001696 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001697 if (pkt_len < ETH_ZLEN)
1698 break;
1699
hayeswang7937f9e2013-11-20 17:30:54 +08001700 len_used += pkt_len;
1701 if (urb->actual_length < len_used)
1702 break;
1703
hayeswang8e1f51b2014-01-02 11:22:41 +08001704 pkt_len -= CRC_SIZE;
hayeswangebc2ec482013-08-14 20:54:38 +08001705 rx_data += sizeof(struct rx_desc);
1706
1707 skb = netdev_alloc_skb_ip_align(netdev, pkt_len);
1708 if (!skb) {
1709 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001710 goto find_next_rx;
hayeswangebc2ec482013-08-14 20:54:38 +08001711 }
hayeswang565cab02014-03-07 11:04:38 +08001712
1713 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001714 memcpy(skb->data, rx_data, pkt_len);
1715 skb_put(skb, pkt_len);
1716 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001717 rtl_rx_vlan_tag(rx_desc, skb);
hayeswang9d9aafa2014-02-18 21:49:09 +08001718 netif_receive_skb(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08001719 stats->rx_packets++;
1720 stats->rx_bytes += pkt_len;
1721
hayeswang5e2f7482014-03-07 11:04:37 +08001722find_next_rx:
hayeswang8e1f51b2014-01-02 11:22:41 +08001723 rx_data = rx_agg_align(rx_data + pkt_len + CRC_SIZE);
hayeswangebc2ec482013-08-14 20:54:38 +08001724 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08001725 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001726 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001727 }
1728
hayeswang0de98f62013-08-16 16:09:35 +08001729submit:
hayeswangebc2ec482013-08-14 20:54:38 +08001730 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangebc2ec482013-08-14 20:54:38 +08001731 if (ret && ret != -ENODEV) {
hayeswangd84130a2014-02-18 21:49:02 +08001732 spin_lock_irqsave(&tp->rx_lock, flags);
1733 list_add_tail(&agg->list, &tp->rx_done);
1734 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001735 tasklet_schedule(&tp->tl);
1736 }
1737 }
hayeswangebc2ec482013-08-14 20:54:38 +08001738}
1739
1740static void tx_bottom(struct r8152 *tp)
1741{
hayeswangebc2ec482013-08-14 20:54:38 +08001742 int res;
1743
hayeswangb1379d92013-08-16 16:09:37 +08001744 do {
1745 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08001746
hayeswangb1379d92013-08-16 16:09:37 +08001747 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08001748 break;
1749
hayeswangb1379d92013-08-16 16:09:37 +08001750 agg = r8152_get_tx_agg(tp);
1751 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08001752 break;
hayeswangb1379d92013-08-16 16:09:37 +08001753
1754 res = r8152_tx_agg_fill(tp, agg);
1755 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08001756 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08001757
1758 if (res == -ENODEV) {
1759 netif_device_detach(netdev);
1760 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08001761 struct net_device_stats *stats = &netdev->stats;
1762 unsigned long flags;
1763
hayeswangb1379d92013-08-16 16:09:37 +08001764 netif_warn(tp, tx_err, netdev,
1765 "failed tx_urb %d\n", res);
1766 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08001767
hayeswangb1379d92013-08-16 16:09:37 +08001768 spin_lock_irqsave(&tp->tx_lock, flags);
1769 list_add_tail(&agg->list, &tp->tx_free);
1770 spin_unlock_irqrestore(&tp->tx_lock, flags);
1771 }
hayeswangebc2ec482013-08-14 20:54:38 +08001772 }
hayeswangb1379d92013-08-16 16:09:37 +08001773 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08001774}
1775
1776static void bottom_half(unsigned long data)
1777{
1778 struct r8152 *tp;
1779
1780 tp = (struct r8152 *)data;
1781
1782 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1783 return;
1784
1785 if (!test_bit(WORK_ENABLE, &tp->flags))
1786 return;
1787
hayeswang7559fb2f2013-08-16 16:09:38 +08001788 /* When link down, the driver would cancel all bulks. */
1789 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001790 if (!netif_carrier_ok(tp->netdev))
1791 return;
1792
1793 rx_bottom(tp);
hayeswang0c3121f2014-03-07 11:04:36 +08001794 tx_bottom(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08001795}
1796
1797static
1798int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
1799{
1800 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08001801 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08001802 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec482013-08-14 20:54:38 +08001803
1804 return usb_submit_urb(agg->urb, mem_flags);
hayeswangac718b62013-05-02 16:01:25 +00001805}
1806
hayeswang00a5e362014-02-18 21:48:59 +08001807static void rtl_drop_queued_tx(struct r8152 *tp)
1808{
1809 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08001810 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08001811 struct sk_buff *skb;
1812
hayeswangd84130a2014-02-18 21:49:02 +08001813 if (skb_queue_empty(tx_queue))
1814 return;
1815
1816 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001817 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001818 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08001819 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001820
1821 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08001822 dev_kfree_skb(skb);
1823 stats->tx_dropped++;
1824 }
1825}
1826
hayeswangac718b62013-05-02 16:01:25 +00001827static void rtl8152_tx_timeout(struct net_device *netdev)
1828{
1829 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001830 int i;
1831
Hayes Wang4a8deae2014-01-07 11:18:22 +08001832 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001833 for (i = 0; i < RTL8152_MAX_TX; i++)
1834 usb_unlink_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00001835}
1836
1837static void rtl8152_set_rx_mode(struct net_device *netdev)
1838{
1839 struct r8152 *tp = netdev_priv(netdev);
1840
hayeswang40a82912013-08-14 20:54:40 +08001841 if (tp->speed & LINK_STATUS) {
hayeswangac718b62013-05-02 16:01:25 +00001842 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001843 schedule_delayed_work(&tp->schedule, 0);
1844 }
hayeswangac718b62013-05-02 16:01:25 +00001845}
1846
1847static void _rtl8152_set_rx_mode(struct net_device *netdev)
1848{
1849 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08001850 u32 mc_filter[2]; /* Multicast hash filter */
1851 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00001852 u32 ocp_data;
1853
hayeswangac718b62013-05-02 16:01:25 +00001854 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
1855 netif_stop_queue(netdev);
1856 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
1857 ocp_data &= ~RCR_ACPT_ALL;
1858 ocp_data |= RCR_AB | RCR_APM;
1859
1860 if (netdev->flags & IFF_PROMISC) {
1861 /* Unconditionally log net taps. */
1862 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
1863 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08001864 mc_filter[1] = 0xffffffff;
1865 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001866 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
1867 (netdev->flags & IFF_ALLMULTI)) {
1868 /* Too many to filter perfectly -- accept all multicasts. */
1869 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08001870 mc_filter[1] = 0xffffffff;
1871 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00001872 } else {
1873 struct netdev_hw_addr *ha;
1874
hayeswangb209af92014-08-25 15:53:00 +08001875 mc_filter[1] = 0;
1876 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00001877 netdev_for_each_mc_addr(ha, netdev) {
1878 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08001879
hayeswangac718b62013-05-02 16:01:25 +00001880 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1881 ocp_data |= RCR_AM;
1882 }
1883 }
1884
hayeswang31787f52013-07-31 17:21:25 +08001885 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
1886 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00001887
hayeswang31787f52013-07-31 17:21:25 +08001888 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00001889 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
1890 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001891}
1892
1893static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08001894 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00001895{
1896 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00001897
hayeswangac718b62013-05-02 16:01:25 +00001898 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08001899
hayeswang61598782013-11-20 17:30:55 +08001900 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08001901
hayeswang0c3121f2014-03-07 11:04:36 +08001902 if (!list_empty(&tp->tx_free)) {
1903 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
1904 set_bit(SCHEDULE_TASKLET, &tp->flags);
1905 schedule_delayed_work(&tp->schedule, 0);
1906 } else {
1907 usb_mark_last_busy(tp->udev);
1908 tasklet_schedule(&tp->tl);
1909 }
hayeswangb209af92014-08-25 15:53:00 +08001910 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08001911 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08001912 }
hayeswangdd1b1192013-11-20 17:30:56 +08001913
hayeswangac718b62013-05-02 16:01:25 +00001914 return NETDEV_TX_OK;
1915}
1916
1917static void r8152b_reset_packet_filter(struct r8152 *tp)
1918{
1919 u32 ocp_data;
1920
1921 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
1922 ocp_data &= ~FMC_FCR_MCU_EN;
1923 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1924 ocp_data |= FMC_FCR_MCU_EN;
1925 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
1926}
1927
1928static void rtl8152_nic_reset(struct r8152 *tp)
1929{
1930 int i;
1931
1932 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
1933
1934 for (i = 0; i < 1000; i++) {
1935 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
1936 break;
hayeswangb209af92014-08-25 15:53:00 +08001937 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00001938 }
1939}
1940
hayeswangdd1b1192013-11-20 17:30:56 +08001941static void set_tx_qlen(struct r8152 *tp)
1942{
1943 struct net_device *netdev = tp->netdev;
1944
hayeswang52aec122014-09-02 10:27:52 +08001945 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + VLAN_HLEN +
1946 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08001947}
1948
hayeswangac718b62013-05-02 16:01:25 +00001949static inline u8 rtl8152_get_speed(struct r8152 *tp)
1950{
1951 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
1952}
1953
hayeswang507605a2014-01-02 11:22:43 +08001954static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001955{
hayeswangebc2ec482013-08-14 20:54:38 +08001956 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00001957 u8 speed;
1958
1959 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08001960 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00001961 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08001962 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001963 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1964 } else {
1965 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08001966 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00001967 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
1968 }
hayeswang507605a2014-01-02 11:22:43 +08001969}
1970
hayeswang00a5e362014-02-18 21:48:59 +08001971static void rxdy_gated_en(struct r8152 *tp, bool enable)
1972{
1973 u32 ocp_data;
1974
1975 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
1976 if (enable)
1977 ocp_data |= RXDY_GATED_EN;
1978 else
1979 ocp_data &= ~RXDY_GATED_EN;
1980 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
1981}
1982
hayeswang507605a2014-01-02 11:22:43 +08001983static int rtl_enable(struct r8152 *tp)
1984{
1985 u32 ocp_data;
1986 int i, ret;
hayeswangac718b62013-05-02 16:01:25 +00001987
1988 r8152b_reset_packet_filter(tp);
1989
1990 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
1991 ocp_data |= CR_RE | CR_TE;
1992 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
1993
hayeswang00a5e362014-02-18 21:48:59 +08001994 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00001995
hayeswangebc2ec482013-08-14 20:54:38 +08001996 INIT_LIST_HEAD(&tp->rx_done);
1997 ret = 0;
1998 for (i = 0; i < RTL8152_MAX_RX; i++) {
1999 INIT_LIST_HEAD(&tp->rx_info[i].list);
2000 ret |= r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2001 }
hayeswangac718b62013-05-02 16:01:25 +00002002
hayeswangebc2ec482013-08-14 20:54:38 +08002003 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002004}
2005
hayeswang507605a2014-01-02 11:22:43 +08002006static int rtl8152_enable(struct r8152 *tp)
2007{
hayeswang68714382014-04-11 17:54:31 +08002008 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2009 return -ENODEV;
2010
hayeswang507605a2014-01-02 11:22:43 +08002011 set_tx_qlen(tp);
2012 rtl_set_eee_plus(tp);
2013
2014 return rtl_enable(tp);
2015}
2016
hayeswang43779f82014-01-02 11:25:10 +08002017static void r8153_set_rx_agg(struct r8152 *tp)
2018{
2019 u8 speed;
2020
2021 speed = rtl8152_get_speed(tp);
2022 if (speed & _1000bps) {
2023 if (tp->udev->speed == USB_SPEED_SUPER) {
2024 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2025 RX_THR_SUPPER);
2026 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2027 EARLY_AGG_SUPPER);
2028 } else {
2029 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH,
2030 RX_THR_HIGH);
2031 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2032 EARLY_AGG_HIGH);
2033 }
2034 } else {
2035 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_SLOW);
2036 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_EARLY_AGG,
2037 EARLY_AGG_SLOW);
2038 }
2039}
2040
2041static int rtl8153_enable(struct r8152 *tp)
2042{
hayeswang68714382014-04-11 17:54:31 +08002043 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2044 return -ENODEV;
2045
hayeswang43779f82014-01-02 11:25:10 +08002046 set_tx_qlen(tp);
2047 rtl_set_eee_plus(tp);
2048 r8153_set_rx_agg(tp);
2049
2050 return rtl_enable(tp);
2051}
2052
hayeswangac718b62013-05-02 16:01:25 +00002053static void rtl8152_disable(struct r8152 *tp)
2054{
hayeswangebc2ec482013-08-14 20:54:38 +08002055 u32 ocp_data;
2056 int i;
hayeswangac718b62013-05-02 16:01:25 +00002057
hayeswang68714382014-04-11 17:54:31 +08002058 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2059 rtl_drop_queued_tx(tp);
2060 return;
2061 }
2062
hayeswangac718b62013-05-02 16:01:25 +00002063 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2064 ocp_data &= ~RCR_ACPT_ALL;
2065 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2066
hayeswang00a5e362014-02-18 21:48:59 +08002067 rtl_drop_queued_tx(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002068
2069 for (i = 0; i < RTL8152_MAX_TX; i++)
2070 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002071
hayeswang00a5e362014-02-18 21:48:59 +08002072 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002073
2074 for (i = 0; i < 1000; i++) {
2075 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2076 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2077 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002078 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002079 }
2080
2081 for (i = 0; i < 1000; i++) {
2082 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2083 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002084 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002085 }
2086
hayeswangebc2ec482013-08-14 20:54:38 +08002087 for (i = 0; i < RTL8152_MAX_RX; i++)
2088 usb_kill_urb(tp->rx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002089
2090 rtl8152_nic_reset(tp);
2091}
2092
hayeswang00a5e362014-02-18 21:48:59 +08002093static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2094{
2095 u32 ocp_data;
2096
2097 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2098 if (enable)
2099 ocp_data |= POWER_CUT;
2100 else
2101 ocp_data &= ~POWER_CUT;
2102 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2103
2104 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2105 ocp_data &= ~RESUME_INDICATE;
2106 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002107}
2108
hayeswangc5554292014-09-12 10:43:11 +08002109static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2110{
2111 u32 ocp_data;
2112
2113 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2114 if (enable)
2115 ocp_data |= CPCR_RX_VLAN;
2116 else
2117 ocp_data &= ~CPCR_RX_VLAN;
2118 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2119}
2120
2121static int rtl8152_set_features(struct net_device *dev,
2122 netdev_features_t features)
2123{
2124 netdev_features_t changed = features ^ dev->features;
2125 struct r8152 *tp = netdev_priv(dev);
2126
2127 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2128 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2129 rtl_rx_vlan_en(tp, true);
2130 else
2131 rtl_rx_vlan_en(tp, false);
2132 }
2133
2134 return 0;
2135}
2136
hayeswang21ff2e82014-02-18 21:49:06 +08002137#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2138
2139static u32 __rtl_get_wol(struct r8152 *tp)
2140{
2141 u32 ocp_data;
2142 u32 wolopts = 0;
2143
2144 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2145 if (!(ocp_data & LAN_WAKE_EN))
2146 return 0;
2147
2148 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2149 if (ocp_data & LINK_ON_WAKE_EN)
2150 wolopts |= WAKE_PHY;
2151
2152 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2153 if (ocp_data & UWF_EN)
2154 wolopts |= WAKE_UCAST;
2155 if (ocp_data & BWF_EN)
2156 wolopts |= WAKE_BCAST;
2157 if (ocp_data & MWF_EN)
2158 wolopts |= WAKE_MCAST;
2159
2160 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2161 if (ocp_data & MAGIC_EN)
2162 wolopts |= WAKE_MAGIC;
2163
2164 return wolopts;
2165}
2166
2167static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2168{
2169 u32 ocp_data;
2170
2171 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2172
2173 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2174 ocp_data &= ~LINK_ON_WAKE_EN;
2175 if (wolopts & WAKE_PHY)
2176 ocp_data |= LINK_ON_WAKE_EN;
2177 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2178
2179 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2180 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN | LAN_WAKE_EN);
2181 if (wolopts & WAKE_UCAST)
2182 ocp_data |= UWF_EN;
2183 if (wolopts & WAKE_BCAST)
2184 ocp_data |= BWF_EN;
2185 if (wolopts & WAKE_MCAST)
2186 ocp_data |= MWF_EN;
2187 if (wolopts & WAKE_ANY)
2188 ocp_data |= LAN_WAKE_EN;
2189 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2190
2191 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2192
2193 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2194 ocp_data &= ~MAGIC_EN;
2195 if (wolopts & WAKE_MAGIC)
2196 ocp_data |= MAGIC_EN;
2197 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2198
2199 if (wolopts & WAKE_ANY)
2200 device_set_wakeup_enable(&tp->udev->dev, true);
2201 else
2202 device_set_wakeup_enable(&tp->udev->dev, false);
2203}
2204
hayeswang9a4be1b2014-02-18 21:49:07 +08002205static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2206{
2207 if (enable) {
2208 u32 ocp_data;
2209
2210 __rtl_set_wol(tp, WAKE_ANY);
2211
2212 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2213
2214 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2215 ocp_data |= LINK_OFF_WAKE_EN;
2216 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2217
2218 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2219 } else {
2220 __rtl_set_wol(tp, tp->saved_wolopts);
2221 }
2222}
2223
hayeswangaa66a5f2014-02-18 21:49:04 +08002224static void rtl_phy_reset(struct r8152 *tp)
2225{
2226 u16 data;
2227 int i;
2228
2229 clear_bit(PHY_RESET, &tp->flags);
2230
2231 data = r8152_mdio_read(tp, MII_BMCR);
2232
2233 /* don't reset again before the previous one complete */
2234 if (data & BMCR_RESET)
2235 return;
2236
2237 data |= BMCR_RESET;
2238 r8152_mdio_write(tp, MII_BMCR, data);
2239
2240 for (i = 0; i < 50; i++) {
2241 msleep(20);
2242 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2243 break;
2244 }
2245}
2246
hayeswang43499682014-02-18 21:48:58 +08002247static void rtl_clear_bp(struct r8152 *tp)
2248{
2249 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_0, 0);
2250 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_2, 0);
2251 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_4, 0);
2252 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_BP_6, 0);
2253 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_0, 0);
2254 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_2, 0);
2255 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_4, 0);
2256 ocp_write_dword(tp, MCU_TYPE_USB, USB_BP_6, 0);
hayeswang8ddfa072014-09-09 11:40:28 +08002257 usleep_range(3000, 6000);
hayeswang43499682014-02-18 21:48:58 +08002258 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BP_BA, 0);
2259 ocp_write_word(tp, MCU_TYPE_USB, USB_BP_BA, 0);
2260}
2261
2262static void r8153_clear_bp(struct r8152 *tp)
2263{
2264 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_BP_EN, 0);
2265 ocp_write_byte(tp, MCU_TYPE_USB, USB_BP_EN, 0);
2266 rtl_clear_bp(tp);
2267}
2268
2269static void r8153_teredo_off(struct r8152 *tp)
2270{
2271 u32 ocp_data;
2272
2273 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2274 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK | OOB_TEREDO_EN);
2275 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2276
2277 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2278 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2279 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2280}
2281
2282static void r8152b_disable_aldps(struct r8152 *tp)
2283{
2284 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA | DIS_SDSAVE);
2285 msleep(20);
2286}
2287
2288static inline void r8152b_enable_aldps(struct r8152 *tp)
2289{
2290 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2291 LINKENA | DIS_SDSAVE);
2292}
2293
2294static void r8152b_hw_phy_cfg(struct r8152 *tp)
2295{
hayeswangf0cbe0a2014-02-18 21:49:03 +08002296 u16 data;
2297
2298 data = r8152_mdio_read(tp, MII_BMCR);
2299 if (data & BMCR_PDOWN) {
2300 data &= ~BMCR_PDOWN;
2301 r8152_mdio_write(tp, MII_BMCR, data);
2302 }
2303
hayeswang43499682014-02-18 21:48:58 +08002304 r8152b_disable_aldps(tp);
hayeswang7e9da482014-02-18 21:49:05 +08002305
2306 rtl_clear_bp(tp);
2307
2308 r8152b_enable_aldps(tp);
hayeswangaa66a5f2014-02-18 21:49:04 +08002309 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08002310}
2311
hayeswangac718b62013-05-02 16:01:25 +00002312static void r8152b_exit_oob(struct r8152 *tp)
2313{
hayeswangdb8515e2014-03-06 15:07:16 +08002314 u32 ocp_data;
2315 int i;
hayeswangac718b62013-05-02 16:01:25 +00002316
hayeswang68714382014-04-11 17:54:31 +08002317 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2318 return;
2319
hayeswangac718b62013-05-02 16:01:25 +00002320 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2321 ocp_data &= ~RCR_ACPT_ALL;
2322 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2323
hayeswang00a5e362014-02-18 21:48:59 +08002324 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08002325 r8153_teredo_off(tp);
hayeswang7e9da482014-02-18 21:49:05 +08002326 r8152b_hw_phy_cfg(tp);
hayeswangac718b62013-05-02 16:01:25 +00002327
2328 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2329 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
2330
2331 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2332 ocp_data &= ~NOW_IS_OOB;
2333 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2334
2335 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2336 ocp_data &= ~MCU_BORW_EN;
2337 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2338
2339 for (i = 0; i < 1000; i++) {
2340 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2341 if (ocp_data & LINK_LIST_READY)
2342 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002343 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002344 }
2345
2346 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2347 ocp_data |= RE_INIT_LL;
2348 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2349
2350 for (i = 0; i < 1000; i++) {
2351 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2352 if (ocp_data & LINK_LIST_READY)
2353 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002354 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002355 }
2356
2357 rtl8152_nic_reset(tp);
2358
2359 /* rx share fifo credit full threshold */
2360 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2361
hayeswanga3cc4652014-07-24 16:37:43 +08002362 if (tp->udev->speed == USB_SPEED_FULL ||
2363 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00002364 /* rx share fifo credit near full threshold */
2365 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2366 RXFIFO_THR2_FULL);
2367 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2368 RXFIFO_THR3_FULL);
2369 } else {
2370 /* rx share fifo credit near full threshold */
2371 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
2372 RXFIFO_THR2_HIGH);
2373 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
2374 RXFIFO_THR3_HIGH);
2375 }
2376
2377 /* TX share fifo free credit full threshold */
2378 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
2379
2380 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08002381 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00002382 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
2383 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
2384
hayeswangc5554292014-09-12 10:43:11 +08002385 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00002386
2387 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2388
2389 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2390 ocp_data |= TCR0_AUTO_FIFO;
2391 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2392}
2393
2394static void r8152b_enter_oob(struct r8152 *tp)
2395{
hayeswang45f4a192014-01-06 17:08:41 +08002396 u32 ocp_data;
2397 int i;
hayeswangac718b62013-05-02 16:01:25 +00002398
2399 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2400 ocp_data &= ~NOW_IS_OOB;
2401 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2402
2403 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
2404 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
2405 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
2406
2407 rtl8152_disable(tp);
2408
2409 for (i = 0; i < 1000; i++) {
2410 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2411 if (ocp_data & LINK_LIST_READY)
2412 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002413 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002414 }
2415
2416 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2417 ocp_data |= RE_INIT_LL;
2418 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2419
2420 for (i = 0; i < 1000; i++) {
2421 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2422 if (ocp_data & LINK_LIST_READY)
2423 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002424 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002425 }
2426
2427 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
2428
hayeswangc5554292014-09-12 10:43:11 +08002429 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002430
2431 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2432 ocp_data |= ALDPS_PROXY_MODE;
2433 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2434
2435 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2436 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2437 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2438
hayeswang00a5e362014-02-18 21:48:59 +08002439 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002440
2441 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2442 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2443 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2444}
2445
hayeswang43779f82014-01-02 11:25:10 +08002446static void r8153_hw_phy_cfg(struct r8152 *tp)
2447{
2448 u32 ocp_data;
2449 u16 data;
2450
2451 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
hayeswangf0cbe0a2014-02-18 21:49:03 +08002452 data = r8152_mdio_read(tp, MII_BMCR);
2453 if (data & BMCR_PDOWN) {
2454 data &= ~BMCR_PDOWN;
2455 r8152_mdio_write(tp, MII_BMCR, data);
2456 }
hayeswang43779f82014-01-02 11:25:10 +08002457
hayeswang7e9da482014-02-18 21:49:05 +08002458 r8153_clear_bp(tp);
2459
hayeswang43779f82014-01-02 11:25:10 +08002460 if (tp->version == RTL_VER_03) {
2461 data = ocp_reg_read(tp, OCP_EEE_CFG);
2462 data &= ~CTAP_SHORT_EN;
2463 ocp_reg_write(tp, OCP_EEE_CFG, data);
2464 }
2465
2466 data = ocp_reg_read(tp, OCP_POWER_CFG);
2467 data |= EEE_CLKDIV_EN;
2468 ocp_reg_write(tp, OCP_POWER_CFG, data);
2469
2470 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
2471 data |= EN_10M_BGOFF;
2472 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
2473 data = ocp_reg_read(tp, OCP_POWER_CFG);
2474 data |= EN_10M_PLLOFF;
2475 ocp_reg_write(tp, OCP_POWER_CFG, data);
2476 data = sram_read(tp, SRAM_IMPEDANCE);
2477 data &= ~RX_DRIVING_MASK;
2478 sram_write(tp, SRAM_IMPEDANCE, data);
2479
2480 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
2481 ocp_data |= PFM_PWM_SWITCH;
2482 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
2483
2484 data = sram_read(tp, SRAM_LPF_CFG);
2485 data |= LPF_AUTO_TUNE;
2486 sram_write(tp, SRAM_LPF_CFG, data);
2487
2488 data = sram_read(tp, SRAM_10M_AMP1);
2489 data |= GDAC_IB_UPALL;
2490 sram_write(tp, SRAM_10M_AMP1, data);
2491 data = sram_read(tp, SRAM_10M_AMP2);
2492 data |= AMP_DN;
2493 sram_write(tp, SRAM_10M_AMP2, data);
hayeswangaa66a5f2014-02-18 21:49:04 +08002494
2495 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08002496}
2497
hayeswangb9702722014-02-18 21:49:00 +08002498static void r8153_u1u2en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002499{
2500 u8 u1u2[8];
2501
2502 if (enable)
2503 memset(u1u2, 0xff, sizeof(u1u2));
2504 else
2505 memset(u1u2, 0x00, sizeof(u1u2));
2506
2507 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2508}
2509
hayeswangb9702722014-02-18 21:49:00 +08002510static void r8153_u2p3en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002511{
2512 u32 ocp_data;
2513
2514 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
2515 if (enable)
2516 ocp_data |= U2P3_ENABLE;
2517 else
2518 ocp_data &= ~U2P3_ENABLE;
2519 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2520}
2521
hayeswangb9702722014-02-18 21:49:00 +08002522static void r8153_power_cut_en(struct r8152 *tp, bool enable)
hayeswang43779f82014-01-02 11:25:10 +08002523{
2524 u32 ocp_data;
2525
2526 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2527 if (enable)
2528 ocp_data |= PWR_EN | PHASE2_EN;
2529 else
2530 ocp_data &= ~(PWR_EN | PHASE2_EN);
2531 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2532
2533 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2534 ocp_data &= ~PCUT_STATUS;
2535 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2536}
2537
hayeswang43779f82014-01-02 11:25:10 +08002538static void r8153_first_init(struct r8152 *tp)
2539{
2540 u32 ocp_data;
2541 int i;
2542
hayeswang68714382014-04-11 17:54:31 +08002543 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2544 return;
2545
hayeswang00a5e362014-02-18 21:48:59 +08002546 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002547 r8153_teredo_off(tp);
2548
2549 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2550 ocp_data &= ~RCR_ACPT_ALL;
2551 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2552
2553 r8153_hw_phy_cfg(tp);
2554
2555 rtl8152_nic_reset(tp);
2556
2557 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2558 ocp_data &= ~NOW_IS_OOB;
2559 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2560
2561 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2562 ocp_data &= ~MCU_BORW_EN;
2563 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2564
2565 for (i = 0; i < 1000; i++) {
2566 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2567 if (ocp_data & LINK_LIST_READY)
2568 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002569 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002570 }
2571
2572 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2573 ocp_data |= RE_INIT_LL;
2574 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2575
2576 for (i = 0; i < 1000; i++) {
2577 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2578 if (ocp_data & LINK_LIST_READY)
2579 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002580 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002581 }
2582
hayeswangc5554292014-09-12 10:43:11 +08002583 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08002584
hayeswang69b4b7a2014-07-10 10:58:54 +08002585 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
2586 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08002587
2588 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
2589 ocp_data |= TCR0_AUTO_FIFO;
2590 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
2591
2592 rtl8152_nic_reset(tp);
2593
2594 /* rx share fifo credit full threshold */
2595 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
2596 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
2597 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
2598 /* TX share fifo free credit full threshold */
2599 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
2600
hayeswang9629e3c2014-01-15 10:42:15 +08002601 /* rx aggregation */
hayeswang43779f82014-01-02 11:25:10 +08002602 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
2603 ocp_data &= ~RX_AGG_DISABLE;
2604 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
2605}
2606
2607static void r8153_enter_oob(struct r8152 *tp)
2608{
2609 u32 ocp_data;
2610 int i;
2611
2612 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2613 ocp_data &= ~NOW_IS_OOB;
2614 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2615
2616 rtl8152_disable(tp);
2617
2618 for (i = 0; i < 1000; i++) {
2619 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2620 if (ocp_data & LINK_LIST_READY)
2621 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002622 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002623 }
2624
2625 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
2626 ocp_data |= RE_INIT_LL;
2627 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
2628
2629 for (i = 0; i < 1000; i++) {
2630 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2631 if (ocp_data & LINK_LIST_READY)
2632 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002633 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08002634 }
2635
hayeswang69b4b7a2014-07-10 10:58:54 +08002636 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8153_RMS);
hayeswang43779f82014-01-02 11:25:10 +08002637
hayeswang43779f82014-01-02 11:25:10 +08002638 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2639 ocp_data &= ~TEREDO_WAKE_MASK;
2640 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2641
hayeswangc5554292014-09-12 10:43:11 +08002642 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08002643
2644 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
2645 ocp_data |= ALDPS_PROXY_MODE;
2646 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
2647
2648 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2649 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
2650 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
2651
hayeswang00a5e362014-02-18 21:48:59 +08002652 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002653
2654 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2655 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
2656 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2657}
2658
2659static void r8153_disable_aldps(struct r8152 *tp)
2660{
2661 u16 data;
2662
2663 data = ocp_reg_read(tp, OCP_POWER_CFG);
2664 data &= ~EN_ALDPS;
2665 ocp_reg_write(tp, OCP_POWER_CFG, data);
2666 msleep(20);
2667}
2668
2669static void r8153_enable_aldps(struct r8152 *tp)
2670{
2671 u16 data;
2672
2673 data = ocp_reg_read(tp, OCP_POWER_CFG);
2674 data |= EN_ALDPS;
2675 ocp_reg_write(tp, OCP_POWER_CFG, data);
2676}
2677
hayeswangac718b62013-05-02 16:01:25 +00002678static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
2679{
hayeswang43779f82014-01-02 11:25:10 +08002680 u16 bmcr, anar, gbcr;
hayeswangac718b62013-05-02 16:01:25 +00002681 int ret = 0;
2682
2683 cancel_delayed_work_sync(&tp->schedule);
2684 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2685 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
2686 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08002687 if (tp->mii.supports_gmii) {
2688 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
2689 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
2690 } else {
2691 gbcr = 0;
2692 }
hayeswangac718b62013-05-02 16:01:25 +00002693
2694 if (autoneg == AUTONEG_DISABLE) {
2695 if (speed == SPEED_10) {
2696 bmcr = 0;
2697 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2698 } else if (speed == SPEED_100) {
2699 bmcr = BMCR_SPEED100;
2700 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang43779f82014-01-02 11:25:10 +08002701 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2702 bmcr = BMCR_SPEED1000;
2703 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswangac718b62013-05-02 16:01:25 +00002704 } else {
2705 ret = -EINVAL;
2706 goto out;
2707 }
2708
2709 if (duplex == DUPLEX_FULL)
2710 bmcr |= BMCR_FULLDPLX;
2711 } else {
2712 if (speed == SPEED_10) {
2713 if (duplex == DUPLEX_FULL)
2714 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2715 else
2716 anar |= ADVERTISE_10HALF;
2717 } else if (speed == SPEED_100) {
2718 if (duplex == DUPLEX_FULL) {
2719 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2720 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2721 } else {
2722 anar |= ADVERTISE_10HALF;
2723 anar |= ADVERTISE_100HALF;
2724 }
hayeswang43779f82014-01-02 11:25:10 +08002725 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
2726 if (duplex == DUPLEX_FULL) {
2727 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
2728 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
2729 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
2730 } else {
2731 anar |= ADVERTISE_10HALF;
2732 anar |= ADVERTISE_100HALF;
2733 gbcr |= ADVERTISE_1000HALF;
2734 }
hayeswangac718b62013-05-02 16:01:25 +00002735 } else {
2736 ret = -EINVAL;
2737 goto out;
2738 }
2739
2740 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
2741 }
2742
hayeswangaa66a5f2014-02-18 21:49:04 +08002743 if (test_bit(PHY_RESET, &tp->flags))
2744 bmcr |= BMCR_RESET;
2745
hayeswang43779f82014-01-02 11:25:10 +08002746 if (tp->mii.supports_gmii)
2747 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
2748
hayeswangac718b62013-05-02 16:01:25 +00002749 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2750 r8152_mdio_write(tp, MII_BMCR, bmcr);
2751
hayeswangaa66a5f2014-02-18 21:49:04 +08002752 if (test_bit(PHY_RESET, &tp->flags)) {
2753 int i;
2754
2755 clear_bit(PHY_RESET, &tp->flags);
2756 for (i = 0; i < 50; i++) {
2757 msleep(20);
2758 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
2759 break;
2760 }
2761 }
2762
hayeswangac718b62013-05-02 16:01:25 +00002763out:
hayeswangac718b62013-05-02 16:01:25 +00002764
2765 return ret;
2766}
2767
2768static void rtl8152_down(struct r8152 *tp)
2769{
hayeswang68714382014-04-11 17:54:31 +08002770 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2771 rtl_drop_queued_tx(tp);
2772 return;
2773 }
2774
hayeswang00a5e362014-02-18 21:48:59 +08002775 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002776 r8152b_disable_aldps(tp);
2777 r8152b_enter_oob(tp);
2778 r8152b_enable_aldps(tp);
2779}
2780
hayeswang43779f82014-01-02 11:25:10 +08002781static void rtl8153_down(struct r8152 *tp)
2782{
hayeswang68714382014-04-11 17:54:31 +08002783 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2784 rtl_drop_queued_tx(tp);
2785 return;
2786 }
2787
hayeswangb9702722014-02-18 21:49:00 +08002788 r8153_u1u2en(tp, false);
2789 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08002790 r8153_disable_aldps(tp);
2791 r8153_enter_oob(tp);
2792 r8153_enable_aldps(tp);
2793}
2794
hayeswangac718b62013-05-02 16:01:25 +00002795static void set_carrier(struct r8152 *tp)
2796{
2797 struct net_device *netdev = tp->netdev;
2798 u8 speed;
2799
hayeswang40a82912013-08-14 20:54:40 +08002800 clear_bit(RTL8152_LINK_CHG, &tp->flags);
hayeswangac718b62013-05-02 16:01:25 +00002801 speed = rtl8152_get_speed(tp);
2802
2803 if (speed & LINK_STATUS) {
2804 if (!(tp->speed & LINK_STATUS)) {
hayeswangc81229c2014-01-02 11:22:42 +08002805 tp->rtl_ops.enable(tp);
hayeswangac718b62013-05-02 16:01:25 +00002806 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
2807 netif_carrier_on(netdev);
2808 }
2809 } else {
2810 if (tp->speed & LINK_STATUS) {
2811 netif_carrier_off(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002812 tasklet_disable(&tp->tl);
hayeswangc81229c2014-01-02 11:22:42 +08002813 tp->rtl_ops.disable(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002814 tasklet_enable(&tp->tl);
hayeswangac718b62013-05-02 16:01:25 +00002815 }
2816 }
2817 tp->speed = speed;
2818}
2819
2820static void rtl_work_func_t(struct work_struct *work)
2821{
2822 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
2823
hayeswang9a4be1b2014-02-18 21:49:07 +08002824 if (usb_autopm_get_interface(tp->intf) < 0)
2825 return;
2826
hayeswangac718b62013-05-02 16:01:25 +00002827 if (!test_bit(WORK_ENABLE, &tp->flags))
2828 goto out1;
2829
2830 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2831 goto out1;
2832
hayeswang40a82912013-08-14 20:54:40 +08002833 if (test_bit(RTL8152_LINK_CHG, &tp->flags))
2834 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00002835
2836 if (test_bit(RTL8152_SET_RX_MODE, &tp->flags))
2837 _rtl8152_set_rx_mode(tp->netdev);
2838
hayeswang0c3121f2014-03-07 11:04:36 +08002839 if (test_bit(SCHEDULE_TASKLET, &tp->flags) &&
2840 (tp->speed & LINK_STATUS)) {
2841 clear_bit(SCHEDULE_TASKLET, &tp->flags);
2842 tasklet_schedule(&tp->tl);
2843 }
hayeswangaa66a5f2014-02-18 21:49:04 +08002844
2845 if (test_bit(PHY_RESET, &tp->flags))
2846 rtl_phy_reset(tp);
2847
hayeswangac718b62013-05-02 16:01:25 +00002848out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08002849 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002850}
2851
2852static int rtl8152_open(struct net_device *netdev)
2853{
2854 struct r8152 *tp = netdev_priv(netdev);
2855 int res = 0;
2856
hayeswang7e9da482014-02-18 21:49:05 +08002857 res = alloc_all_mem(tp);
2858 if (res)
2859 goto out;
2860
hayeswang9a4be1b2014-02-18 21:49:07 +08002861 res = usb_autopm_get_interface(tp->intf);
2862 if (res < 0) {
2863 free_all_mem(tp);
2864 goto out;
2865 }
2866
2867 /* The WORK_ENABLE may be set when autoresume occurs */
2868 if (test_bit(WORK_ENABLE, &tp->flags)) {
2869 clear_bit(WORK_ENABLE, &tp->flags);
2870 usb_kill_urb(tp->intr_urb);
2871 cancel_delayed_work_sync(&tp->schedule);
2872 if (tp->speed & LINK_STATUS)
2873 tp->rtl_ops.disable(tp);
2874 }
2875
hayeswang7e9da482014-02-18 21:49:05 +08002876 tp->rtl_ops.up(tp);
2877
hayeswang43779f82014-01-02 11:25:10 +08002878 rtl8152_set_speed(tp, AUTONEG_ENABLE,
2879 tp->mii.supports_gmii ? SPEED_1000 : SPEED_100,
2880 DUPLEX_FULL);
hayeswang40a82912013-08-14 20:54:40 +08002881 tp->speed = 0;
2882 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002883 netif_start_queue(netdev);
2884 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08002885
hayeswang3d55f442014-02-06 11:55:48 +08002886 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
2887 if (res) {
2888 if (res == -ENODEV)
2889 netif_device_detach(tp->netdev);
2890 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
2891 res);
hayeswang7e9da482014-02-18 21:49:05 +08002892 free_all_mem(tp);
hayeswang3d55f442014-02-06 11:55:48 +08002893 }
2894
hayeswang9a4be1b2014-02-18 21:49:07 +08002895 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002896
hayeswang7e9da482014-02-18 21:49:05 +08002897out:
hayeswangac718b62013-05-02 16:01:25 +00002898 return res;
2899}
2900
2901static int rtl8152_close(struct net_device *netdev)
2902{
2903 struct r8152 *tp = netdev_priv(netdev);
2904 int res = 0;
2905
2906 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08002907 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00002908 cancel_delayed_work_sync(&tp->schedule);
2909 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08002910
2911 res = usb_autopm_get_interface(tp->intf);
2912 if (res < 0) {
2913 rtl_drop_queued_tx(tp);
2914 } else {
hayeswangb209af92014-08-25 15:53:00 +08002915 /* The autosuspend may have been enabled and wouldn't
hayeswang9a4be1b2014-02-18 21:49:07 +08002916 * be disable when autoresume occurs, because the
2917 * netif_running() would be false.
2918 */
2919 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
2920 rtl_runtime_suspend_enable(tp, false);
2921 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
2922 }
2923
2924 tasklet_disable(&tp->tl);
2925 tp->rtl_ops.down(tp);
2926 tasklet_enable(&tp->tl);
2927 usb_autopm_put_interface(tp->intf);
2928 }
hayeswangac718b62013-05-02 16:01:25 +00002929
hayeswang7e9da482014-02-18 21:49:05 +08002930 free_all_mem(tp);
2931
hayeswangac718b62013-05-02 16:01:25 +00002932 return res;
2933}
2934
hayeswangac718b62013-05-02 16:01:25 +00002935static void r8152b_enable_eee(struct r8152 *tp)
2936{
hayeswang45f4a192014-01-06 17:08:41 +08002937 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002938
2939 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2940 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2941 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2942 ocp_reg_write(tp, OCP_EEE_CONFIG1, RG_TXLPI_MSK_HFDUP | RG_MATCLR_EN |
2943 EEE_10_CAP | EEE_NWAY_EN |
2944 TX_QUIET_EN | RX_QUIET_EN |
2945 SDRISETIME | RG_RXLPI_MSK_HFDUP |
2946 SDFALLTIME);
2947 ocp_reg_write(tp, OCP_EEE_CONFIG2, RG_LPIHYS_NUM | RG_DACQUIET_EN |
2948 RG_LDVQUIET_EN | RG_CKRSEL |
2949 RG_EEEPRG_EN);
2950 ocp_reg_write(tp, OCP_EEE_CONFIG3, FST_SNR_EYE_R | RG_LFS_SEL | MSK_PH);
2951 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | DEVICE_ADDR);
2952 ocp_reg_write(tp, OCP_EEE_DATA, EEE_ADDR);
2953 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | DEVICE_ADDR);
2954 ocp_reg_write(tp, OCP_EEE_DATA, EEE_DATA);
2955 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2956}
2957
hayeswang43779f82014-01-02 11:25:10 +08002958static void r8153_enable_eee(struct r8152 *tp)
2959{
2960 u32 ocp_data;
2961 u16 data;
2962
2963 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2964 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2965 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2966 data = ocp_reg_read(tp, OCP_EEE_CFG);
2967 data |= EEE10_EN;
2968 ocp_reg_write(tp, OCP_EEE_CFG, data);
2969 data = ocp_reg_read(tp, OCP_EEE_CFG2);
2970 data |= MY1000_EEE | MY100_EEE;
2971 ocp_reg_write(tp, OCP_EEE_CFG2, data);
2972}
2973
hayeswangac718b62013-05-02 16:01:25 +00002974static void r8152b_enable_fc(struct r8152 *tp)
2975{
2976 u16 anar;
2977
2978 anar = r8152_mdio_read(tp, MII_ADVERTISE);
2979 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
2980 r8152_mdio_write(tp, MII_ADVERTISE, anar);
2981}
2982
hayeswang4f1d4d52014-03-11 16:24:19 +08002983static void rtl_tally_reset(struct r8152 *tp)
2984{
2985 u32 ocp_data;
2986
2987 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
2988 ocp_data |= TALLY_RESET;
2989 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
2990}
2991
hayeswangac718b62013-05-02 16:01:25 +00002992static void r8152b_init(struct r8152 *tp)
2993{
hayeswangebc2ec482013-08-14 20:54:38 +08002994 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002995
hayeswang68714382014-04-11 17:54:31 +08002996 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2997 return;
2998
hayeswangac718b62013-05-02 16:01:25 +00002999 if (tp->version == RTL_VER_01) {
3000 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3001 ocp_data &= ~LED_MODE_MASK;
3002 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3003 }
3004
hayeswang00a5e362014-02-18 21:48:59 +08003005 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003006
hayeswangac718b62013-05-02 16:01:25 +00003007 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3008 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
3009 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3010 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
3011 ocp_data &= ~MCU_CLK_RATIO_MASK;
3012 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
3013 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
3014 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
3015 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
3016 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
3017
3018 r8152b_enable_eee(tp);
3019 r8152b_enable_aldps(tp);
3020 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003021 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00003022
hayeswangebc2ec482013-08-14 20:54:38 +08003023 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00003024 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswangebc2ec482013-08-14 20:54:38 +08003025 ocp_data &= ~RX_AGG_DISABLE;
hayeswangac718b62013-05-02 16:01:25 +00003026 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
3027}
3028
hayeswang43779f82014-01-02 11:25:10 +08003029static void r8153_init(struct r8152 *tp)
3030{
3031 u32 ocp_data;
3032 int i;
3033
hayeswang68714382014-04-11 17:54:31 +08003034 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3035 return;
3036
hayeswangb9702722014-02-18 21:49:00 +08003037 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003038
3039 for (i = 0; i < 500; i++) {
3040 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
3041 AUTOLOAD_DONE)
3042 break;
3043 msleep(20);
3044 }
3045
3046 for (i = 0; i < 500; i++) {
3047 ocp_data = ocp_reg_read(tp, OCP_PHY_STATUS) & PHY_STAT_MASK;
3048 if (ocp_data == PHY_STAT_LAN_ON || ocp_data == PHY_STAT_PWRDN)
3049 break;
3050 msleep(20);
3051 }
3052
hayeswangb9702722014-02-18 21:49:00 +08003053 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003054
3055 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
3056 ocp_data &= ~TIMER11_EN;
3057 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
3058
hayeswang43779f82014-01-02 11:25:10 +08003059 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
3060 ocp_data &= ~LED_MODE_MASK;
3061 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
3062
3063 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL);
3064 ocp_data &= ~LPM_TIMER_MASK;
3065 if (tp->udev->speed == USB_SPEED_SUPER)
3066 ocp_data |= LPM_TIMER_500US;
3067 else
3068 ocp_data |= LPM_TIMER_500MS;
3069 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
3070
3071 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
3072 ocp_data &= ~SEN_VAL_MASK;
3073 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
3074 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
3075
hayeswangb9702722014-02-18 21:49:00 +08003076 r8153_power_cut_en(tp, false);
3077 r8153_u1u2en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003078
hayeswang43779f82014-01-02 11:25:10 +08003079 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ALDPS_SPDWN_RATIO);
3080 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, EEE_SPDWN_RATIO);
3081 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
3082 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
3083 U1U2_SPDWN_EN | L1_SPDWN_EN);
3084 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
3085 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
3086 TP100_SPDWN_EN | TP500_SPDWN_EN | TP1000_SPDWN_EN |
3087 EEE_SPDWN_EN);
3088
3089 r8153_enable_eee(tp);
3090 r8153_enable_aldps(tp);
3091 r8152b_enable_fc(tp);
hayeswang4f1d4d52014-03-11 16:24:19 +08003092 rtl_tally_reset(tp);
hayeswang43779f82014-01-02 11:25:10 +08003093}
3094
hayeswangac718b62013-05-02 16:01:25 +00003095static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
3096{
3097 struct r8152 *tp = usb_get_intfdata(intf);
3098
hayeswang9a4be1b2014-02-18 21:49:07 +08003099 if (PMSG_IS_AUTO(message))
3100 set_bit(SELECTIVE_SUSPEND, &tp->flags);
3101 else
3102 netif_device_detach(tp->netdev);
hayeswangac718b62013-05-02 16:01:25 +00003103
3104 if (netif_running(tp->netdev)) {
3105 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08003106 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00003107 cancel_delayed_work_sync(&tp->schedule);
hayeswang9a4be1b2014-02-18 21:49:07 +08003108 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3109 rtl_runtime_suspend_enable(tp, true);
3110 } else {
3111 tasklet_disable(&tp->tl);
3112 tp->rtl_ops.down(tp);
3113 tasklet_enable(&tp->tl);
3114 }
hayeswangac718b62013-05-02 16:01:25 +00003115 }
3116
hayeswangac718b62013-05-02 16:01:25 +00003117 return 0;
3118}
3119
3120static int rtl8152_resume(struct usb_interface *intf)
3121{
3122 struct r8152 *tp = usb_get_intfdata(intf);
3123
hayeswang9a4be1b2014-02-18 21:49:07 +08003124 if (!test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3125 tp->rtl_ops.init(tp);
3126 netif_device_attach(tp->netdev);
3127 }
3128
hayeswangac718b62013-05-02 16:01:25 +00003129 if (netif_running(tp->netdev)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003130 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
3131 rtl_runtime_suspend_enable(tp, false);
3132 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
3133 if (tp->speed & LINK_STATUS)
3134 tp->rtl_ops.disable(tp);
3135 } else {
3136 tp->rtl_ops.up(tp);
3137 rtl8152_set_speed(tp, AUTONEG_ENABLE,
hayeswangb209af92014-08-25 15:53:00 +08003138 tp->mii.supports_gmii ?
3139 SPEED_1000 : SPEED_100,
3140 DUPLEX_FULL);
hayeswang9a4be1b2014-02-18 21:49:07 +08003141 }
hayeswang40a82912013-08-14 20:54:40 +08003142 tp->speed = 0;
3143 netif_carrier_off(tp->netdev);
hayeswangac718b62013-05-02 16:01:25 +00003144 set_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08003145 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswangac718b62013-05-02 16:01:25 +00003146 }
3147
3148 return 0;
3149}
3150
hayeswang21ff2e82014-02-18 21:49:06 +08003151static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3152{
3153 struct r8152 *tp = netdev_priv(dev);
3154
hayeswang9a4be1b2014-02-18 21:49:07 +08003155 if (usb_autopm_get_interface(tp->intf) < 0)
3156 return;
3157
hayeswang21ff2e82014-02-18 21:49:06 +08003158 wol->supported = WAKE_ANY;
3159 wol->wolopts = __rtl_get_wol(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003160
3161 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08003162}
3163
3164static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3165{
3166 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003167 int ret;
3168
3169 ret = usb_autopm_get_interface(tp->intf);
3170 if (ret < 0)
3171 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08003172
3173 __rtl_set_wol(tp, wol->wolopts);
3174 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
3175
hayeswang9a4be1b2014-02-18 21:49:07 +08003176 usb_autopm_put_interface(tp->intf);
3177
3178out_set_wol:
3179 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08003180}
3181
hayeswanga5ec27c2014-02-18 21:49:11 +08003182static u32 rtl8152_get_msglevel(struct net_device *dev)
3183{
3184 struct r8152 *tp = netdev_priv(dev);
3185
3186 return tp->msg_enable;
3187}
3188
3189static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
3190{
3191 struct r8152 *tp = netdev_priv(dev);
3192
3193 tp->msg_enable = value;
3194}
3195
hayeswangac718b62013-05-02 16:01:25 +00003196static void rtl8152_get_drvinfo(struct net_device *netdev,
3197 struct ethtool_drvinfo *info)
3198{
3199 struct r8152 *tp = netdev_priv(netdev);
3200
hayeswangb0b46c72014-08-26 10:08:23 +08003201 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
3202 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00003203 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
3204}
3205
3206static
3207int rtl8152_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
3208{
3209 struct r8152 *tp = netdev_priv(netdev);
3210
3211 if (!tp->mii.mdio_read)
3212 return -EOPNOTSUPP;
3213
3214 return mii_ethtool_gset(&tp->mii, cmd);
3215}
3216
3217static int rtl8152_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
3218{
3219 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003220 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003221
hayeswang9a4be1b2014-02-18 21:49:07 +08003222 ret = usb_autopm_get_interface(tp->intf);
3223 if (ret < 0)
3224 goto out;
3225
3226 ret = rtl8152_set_speed(tp, cmd->autoneg, cmd->speed, cmd->duplex);
3227
3228 usb_autopm_put_interface(tp->intf);
3229
3230out:
3231 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003232}
3233
hayeswang4f1d4d52014-03-11 16:24:19 +08003234static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
3235 "tx_packets",
3236 "rx_packets",
3237 "tx_errors",
3238 "rx_errors",
3239 "rx_missed",
3240 "align_errors",
3241 "tx_single_collisions",
3242 "tx_multi_collisions",
3243 "rx_unicast",
3244 "rx_broadcast",
3245 "rx_multicast",
3246 "tx_aborted",
3247 "tx_underrun",
3248};
3249
3250static int rtl8152_get_sset_count(struct net_device *dev, int sset)
3251{
3252 switch (sset) {
3253 case ETH_SS_STATS:
3254 return ARRAY_SIZE(rtl8152_gstrings);
3255 default:
3256 return -EOPNOTSUPP;
3257 }
3258}
3259
3260static void rtl8152_get_ethtool_stats(struct net_device *dev,
3261 struct ethtool_stats *stats, u64 *data)
3262{
3263 struct r8152 *tp = netdev_priv(dev);
3264 struct tally_counter tally;
3265
hayeswang0b030242014-07-08 14:49:28 +08003266 if (usb_autopm_get_interface(tp->intf) < 0)
3267 return;
3268
hayeswang4f1d4d52014-03-11 16:24:19 +08003269 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
3270
hayeswang0b030242014-07-08 14:49:28 +08003271 usb_autopm_put_interface(tp->intf);
3272
hayeswang4f1d4d52014-03-11 16:24:19 +08003273 data[0] = le64_to_cpu(tally.tx_packets);
3274 data[1] = le64_to_cpu(tally.rx_packets);
3275 data[2] = le64_to_cpu(tally.tx_errors);
3276 data[3] = le32_to_cpu(tally.rx_errors);
3277 data[4] = le16_to_cpu(tally.rx_missed);
3278 data[5] = le16_to_cpu(tally.align_errors);
3279 data[6] = le32_to_cpu(tally.tx_one_collision);
3280 data[7] = le32_to_cpu(tally.tx_multi_collision);
3281 data[8] = le64_to_cpu(tally.rx_unicast);
3282 data[9] = le64_to_cpu(tally.rx_broadcast);
3283 data[10] = le32_to_cpu(tally.rx_multicast);
3284 data[11] = le16_to_cpu(tally.tx_aborted);
3285 data[12] = le16_to_cpu(tally.tx_underun);
3286}
3287
3288static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
3289{
3290 switch (stringset) {
3291 case ETH_SS_STATS:
3292 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
3293 break;
3294 }
3295}
3296
hayeswangac718b62013-05-02 16:01:25 +00003297static struct ethtool_ops ops = {
3298 .get_drvinfo = rtl8152_get_drvinfo,
3299 .get_settings = rtl8152_get_settings,
3300 .set_settings = rtl8152_set_settings,
3301 .get_link = ethtool_op_get_link,
hayeswanga5ec27c2014-02-18 21:49:11 +08003302 .get_msglevel = rtl8152_get_msglevel,
3303 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08003304 .get_wol = rtl8152_get_wol,
3305 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08003306 .get_strings = rtl8152_get_strings,
3307 .get_sset_count = rtl8152_get_sset_count,
3308 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangac718b62013-05-02 16:01:25 +00003309};
3310
3311static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
3312{
3313 struct r8152 *tp = netdev_priv(netdev);
3314 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08003315 int res;
3316
hayeswang68714382014-04-11 17:54:31 +08003317 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3318 return -ENODEV;
3319
hayeswang9a4be1b2014-02-18 21:49:07 +08003320 res = usb_autopm_get_interface(tp->intf);
3321 if (res < 0)
3322 goto out;
hayeswangac718b62013-05-02 16:01:25 +00003323
3324 switch (cmd) {
3325 case SIOCGMIIPHY:
3326 data->phy_id = R8152_PHY_ID; /* Internal PHY */
3327 break;
3328
3329 case SIOCGMIIREG:
3330 data->val_out = r8152_mdio_read(tp, data->reg_num);
3331 break;
3332
3333 case SIOCSMIIREG:
3334 if (!capable(CAP_NET_ADMIN)) {
3335 res = -EPERM;
3336 break;
3337 }
3338 r8152_mdio_write(tp, data->reg_num, data->val_in);
3339 break;
3340
3341 default:
3342 res = -EOPNOTSUPP;
3343 }
3344
hayeswang9a4be1b2014-02-18 21:49:07 +08003345 usb_autopm_put_interface(tp->intf);
3346
3347out:
hayeswangac718b62013-05-02 16:01:25 +00003348 return res;
3349}
3350
hayeswang69b4b7a2014-07-10 10:58:54 +08003351static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
3352{
3353 struct r8152 *tp = netdev_priv(dev);
3354
3355 switch (tp->version) {
3356 case RTL_VER_01:
3357 case RTL_VER_02:
3358 return eth_change_mtu(dev, new_mtu);
3359 default:
3360 break;
3361 }
3362
3363 if (new_mtu < 68 || new_mtu > RTL8153_MAX_MTU)
3364 return -EINVAL;
3365
3366 dev->mtu = new_mtu;
3367
3368 return 0;
3369}
3370
hayeswangac718b62013-05-02 16:01:25 +00003371static const struct net_device_ops rtl8152_netdev_ops = {
3372 .ndo_open = rtl8152_open,
3373 .ndo_stop = rtl8152_close,
3374 .ndo_do_ioctl = rtl8152_ioctl,
3375 .ndo_start_xmit = rtl8152_start_xmit,
3376 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08003377 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00003378 .ndo_set_rx_mode = rtl8152_set_rx_mode,
3379 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08003380 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00003381 .ndo_validate_addr = eth_validate_addr,
3382};
3383
3384static void r8152b_get_version(struct r8152 *tp)
3385{
3386 u32 ocp_data;
3387 u16 version;
3388
3389 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR1);
3390 version = (u16)(ocp_data & VERSION_MASK);
3391
3392 switch (version) {
3393 case 0x4c00:
3394 tp->version = RTL_VER_01;
3395 break;
3396 case 0x4c10:
3397 tp->version = RTL_VER_02;
3398 break;
hayeswang43779f82014-01-02 11:25:10 +08003399 case 0x5c00:
3400 tp->version = RTL_VER_03;
3401 tp->mii.supports_gmii = 1;
3402 break;
3403 case 0x5c10:
3404 tp->version = RTL_VER_04;
3405 tp->mii.supports_gmii = 1;
3406 break;
3407 case 0x5c20:
3408 tp->version = RTL_VER_05;
3409 tp->mii.supports_gmii = 1;
3410 break;
hayeswangac718b62013-05-02 16:01:25 +00003411 default:
3412 netif_info(tp, probe, tp->netdev,
3413 "Unknown version 0x%04x\n", version);
3414 break;
3415 }
3416}
3417
hayeswange3fe0b12014-01-02 11:22:39 +08003418static void rtl8152_unload(struct r8152 *tp)
3419{
hayeswang68714382014-04-11 17:54:31 +08003420 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3421 return;
3422
hayeswang00a5e362014-02-18 21:48:59 +08003423 if (tp->version != RTL_VER_01)
3424 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08003425}
3426
hayeswang43779f82014-01-02 11:25:10 +08003427static void rtl8153_unload(struct r8152 *tp)
3428{
hayeswang68714382014-04-11 17:54:31 +08003429 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3430 return;
3431
hayeswangb9702722014-02-18 21:49:00 +08003432 r8153_power_cut_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003433}
3434
hayeswang31ca1de2014-01-06 17:08:43 +08003435static int rtl_ops_init(struct r8152 *tp, const struct usb_device_id *id)
hayeswangc81229c2014-01-02 11:22:42 +08003436{
3437 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang31ca1de2014-01-06 17:08:43 +08003438 int ret = -ENODEV;
hayeswangc81229c2014-01-02 11:22:42 +08003439
3440 switch (id->idVendor) {
3441 case VENDOR_ID_REALTEK:
3442 switch (id->idProduct) {
3443 case PRODUCT_ID_RTL8152:
3444 ops->init = r8152b_init;
3445 ops->enable = rtl8152_enable;
3446 ops->disable = rtl8152_disable;
hayeswang7e9da482014-02-18 21:49:05 +08003447 ops->up = r8152b_exit_oob;
hayeswangc81229c2014-01-02 11:22:42 +08003448 ops->down = rtl8152_down;
3449 ops->unload = rtl8152_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08003450 ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08003451 break;
hayeswang43779f82014-01-02 11:25:10 +08003452 case PRODUCT_ID_RTL8153:
3453 ops->init = r8153_init;
3454 ops->enable = rtl8153_enable;
3455 ops->disable = rtl8152_disable;
hayeswang7e9da482014-02-18 21:49:05 +08003456 ops->up = r8153_first_init;
hayeswang43779f82014-01-02 11:25:10 +08003457 ops->down = rtl8153_down;
3458 ops->unload = rtl8153_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08003459 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003460 break;
3461 default:
hayeswang43779f82014-01-02 11:25:10 +08003462 break;
3463 }
3464 break;
3465
3466 case VENDOR_ID_SAMSUNG:
3467 switch (id->idProduct) {
3468 case PRODUCT_ID_SAMSUNG:
3469 ops->init = r8153_init;
3470 ops->enable = rtl8153_enable;
3471 ops->disable = rtl8152_disable;
hayeswang7e9da482014-02-18 21:49:05 +08003472 ops->up = r8153_first_init;
hayeswang43779f82014-01-02 11:25:10 +08003473 ops->down = rtl8153_down;
3474 ops->unload = rtl8153_unload;
hayeswang31ca1de2014-01-06 17:08:43 +08003475 ret = 0;
hayeswang43779f82014-01-02 11:25:10 +08003476 break;
hayeswangc81229c2014-01-02 11:22:42 +08003477 default:
hayeswangc81229c2014-01-02 11:22:42 +08003478 break;
3479 }
3480 break;
3481
3482 default:
hayeswangc81229c2014-01-02 11:22:42 +08003483 break;
3484 }
3485
hayeswang31ca1de2014-01-06 17:08:43 +08003486 if (ret)
3487 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
3488
hayeswangc81229c2014-01-02 11:22:42 +08003489 return ret;
3490}
3491
hayeswangac718b62013-05-02 16:01:25 +00003492static int rtl8152_probe(struct usb_interface *intf,
3493 const struct usb_device_id *id)
3494{
3495 struct usb_device *udev = interface_to_usbdev(intf);
3496 struct r8152 *tp;
3497 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08003498 int ret;
hayeswangac718b62013-05-02 16:01:25 +00003499
hayeswang10c32712014-03-04 20:47:48 +08003500 if (udev->actconfig->desc.bConfigurationValue != 1) {
3501 usb_driver_set_configuration(udev, 1);
3502 return -ENODEV;
3503 }
3504
3505 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00003506 netdev = alloc_etherdev(sizeof(struct r8152));
3507 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003508 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00003509 return -ENOMEM;
3510 }
3511
hayeswangebc2ec482013-08-14 20:54:38 +08003512 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00003513 tp = netdev_priv(netdev);
3514 tp->msg_enable = 0x7FFF;
3515
hayeswange3ad4122014-01-06 17:08:42 +08003516 tp->udev = udev;
3517 tp->netdev = netdev;
3518 tp->intf = intf;
3519
hayeswang31ca1de2014-01-06 17:08:43 +08003520 ret = rtl_ops_init(tp, id);
3521 if (ret)
3522 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08003523
hayeswangebc2ec482013-08-14 20:54:38 +08003524 tasklet_init(&tp->tl, bottom_half, (unsigned long)tp);
hayeswangac718b62013-05-02 16:01:25 +00003525 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
3526
hayeswangac718b62013-05-02 16:01:25 +00003527 netdev->netdev_ops = &rtl8152_netdev_ops;
3528 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08003529
hayeswang60c89072014-03-07 11:04:39 +08003530 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08003531 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08003532 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
3533 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08003534 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08003535 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08003536 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
3537 NETIF_F_HW_VLAN_CTAG_RX |
3538 NETIF_F_HW_VLAN_CTAG_TX;
3539 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
3540 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
3541 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08003542
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003543 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08003544 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00003545
3546 tp->mii.dev = netdev;
3547 tp->mii.mdio_read = read_mii_word;
3548 tp->mii.mdio_write = write_mii_word;
3549 tp->mii.phy_id_mask = 0x3f;
3550 tp->mii.reg_num_mask = 0x1f;
3551 tp->mii.phy_id = R8152_PHY_ID;
3552 tp->mii.supports_gmii = 0;
3553
hayeswang9a4be1b2014-02-18 21:49:07 +08003554 intf->needs_remote_wakeup = 1;
3555
hayeswangac718b62013-05-02 16:01:25 +00003556 r8152b_get_version(tp);
hayeswangc81229c2014-01-02 11:22:42 +08003557 tp->rtl_ops.init(tp);
hayeswangac718b62013-05-02 16:01:25 +00003558 set_ethernet_addr(tp);
3559
hayeswangac718b62013-05-02 16:01:25 +00003560 usb_set_intfdata(intf, tp);
hayeswangac718b62013-05-02 16:01:25 +00003561
hayeswangebc2ec482013-08-14 20:54:38 +08003562 ret = register_netdev(netdev);
3563 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08003564 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08003565 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00003566 }
3567
hayeswang21ff2e82014-02-18 21:49:06 +08003568 tp->saved_wolopts = __rtl_get_wol(tp);
3569 if (tp->saved_wolopts)
3570 device_set_wakeup_enable(&udev->dev, true);
3571 else
3572 device_set_wakeup_enable(&udev->dev, false);
3573
Hayes Wang4a8deae2014-01-07 11:18:22 +08003574 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00003575
3576 return 0;
3577
hayeswangac718b62013-05-02 16:01:25 +00003578out1:
hayeswangebc2ec482013-08-14 20:54:38 +08003579 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00003580out:
3581 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08003582 return ret;
hayeswangac718b62013-05-02 16:01:25 +00003583}
3584
hayeswangac718b62013-05-02 16:01:25 +00003585static void rtl8152_disconnect(struct usb_interface *intf)
3586{
3587 struct r8152 *tp = usb_get_intfdata(intf);
3588
3589 usb_set_intfdata(intf, NULL);
3590 if (tp) {
3591 set_bit(RTL8152_UNPLUG, &tp->flags);
3592 tasklet_kill(&tp->tl);
3593 unregister_netdev(tp->netdev);
hayeswangc81229c2014-01-02 11:22:42 +08003594 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00003595 free_netdev(tp->netdev);
3596 }
3597}
3598
3599/* table of devices that work with this driver */
3600static struct usb_device_id rtl8152_table[] = {
hayeswang10c32712014-03-04 20:47:48 +08003601 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8152)},
3602 {USB_DEVICE(VENDOR_ID_REALTEK, PRODUCT_ID_RTL8153)},
3603 {USB_DEVICE(VENDOR_ID_SAMSUNG, PRODUCT_ID_SAMSUNG)},
hayeswangac718b62013-05-02 16:01:25 +00003604 {}
3605};
3606
3607MODULE_DEVICE_TABLE(usb, rtl8152_table);
3608
3609static struct usb_driver rtl8152_driver = {
3610 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08003611 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00003612 .probe = rtl8152_probe,
3613 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00003614 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08003615 .resume = rtl8152_resume,
3616 .reset_resume = rtl8152_resume,
hayeswang9a4be1b2014-02-18 21:49:07 +08003617 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08003618 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00003619};
3620
Sachin Kamatb4236daa2013-05-16 17:48:08 +00003621module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00003622
3623MODULE_AUTHOR(DRIVER_AUTHOR);
3624MODULE_DESCRIPTION(DRIVER_DESC);
3625MODULE_LICENSE("GPL");