blob: bb6118f797844591fb8f870dedbf404737c5f675 [file] [log] [blame]
Stephen Boydebafb632018-12-11 09:43:03 -08001/* SPDX-License-Identifier: GPL-2.0 */
Mike Turquetteb24764902012-03-15 23:11:19 -07002/*
Mike Turquetteb24764902012-03-15 23:11:19 -07003 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
4 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
Mike Turquetteb24764902012-03-15 23:11:19 -07005 */
6#ifndef __LINUX_CLK_PROVIDER_H
7#define __LINUX_CLK_PROVIDER_H
8
Maxime Ripard355bb162014-08-30 21:18:00 +02009#include <linux/of.h>
Geert Uytterhoeveneb06d6b2018-04-18 16:50:01 +020010#include <linux/of_clk.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070011
12#ifdef CONFIG_COMMON_CLK
13
Mike Turquetteb24764902012-03-15 23:11:19 -070014/*
15 * flags used across common struct clk. these flags should only affect the
16 * top-level framework. custom flags for dealing with hardware specifics
17 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010018 *
19 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070020 */
21#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
22#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
23#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
24#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070025 /* unused */
Stephen Boyd90b6c5c2019-04-25 10:57:37 -070026 /* unused */
Ulf Hanssona093bde2012-08-31 14:21:28 +020027#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010028#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010029#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020030#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010031#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080032#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080033/* parents need enable during gate/ungate, set rate and re-parent */
34#define CLK_OPS_PARENT_ENABLE BIT(12)
Jerome Brunet9fba7382018-06-19 16:41:41 +020035/* duty cycle call may be forwarded to the parent clock */
36#define CLK_DUTY_CYCLE_PARENT BIT(13)
Mike Turquetteb24764902012-03-15 23:11:19 -070037
Stephen Boyd61ae7652015-06-22 17:13:49 -070038struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070039struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010040struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050041struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070042
Mike Turquetteb24764902012-03-15 23:11:19 -070043/**
Boris Brezillon0817b622015-07-07 20:48:08 +020044 * struct clk_rate_request - Structure encoding the clk constraints that
45 * a clock user might require.
46 *
47 * @rate: Requested clock rate. This field will be adjusted by
48 * clock drivers according to hardware capabilities.
49 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090050 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020051 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
52 * requested constraints.
53 * @best_parent_hw: The most appropriate parent clock that fulfills the
54 * requested constraints.
55 *
56 */
57struct clk_rate_request {
58 unsigned long rate;
59 unsigned long min_rate;
60 unsigned long max_rate;
61 unsigned long best_parent_rate;
62 struct clk_hw *best_parent_hw;
63};
64
65/**
Jerome Brunet9fba7382018-06-19 16:41:41 +020066 * struct clk_duty - Struture encoding the duty cycle ratio of a clock
67 *
68 * @num: Numerator of the duty cycle ratio
69 * @den: Denominator of the duty cycle ratio
70 */
71struct clk_duty {
72 unsigned int num;
73 unsigned int den;
74};
75
76/**
Mike Turquetteb24764902012-03-15 23:11:19 -070077 * struct clk_ops - Callback operations for hardware clocks; these are to
78 * be provided by the clock implementation, and will be called by drivers
79 * through the clk_* api.
80 *
81 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020082 * the clock is fully prepared, and it's safe to call clk_enable.
83 * This callback is intended to allow clock implementations to
84 * do any initialisation that may sleep. Called with
85 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070086 *
87 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020088 * undo any work done in the @prepare callback. Called with
89 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070090 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010091 * @is_prepared: Queries the hardware to determine if the clock is prepared.
92 * This function is allowed to sleep. Optional, if this op is not
93 * set then the prepare count will be used.
94 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010095 * @unprepare_unused: Unprepare the clock atomically. Only called from
96 * clk_disable_unused for prepare clocks with special needs.
97 * Called with prepare mutex held. This function may sleep.
98 *
Mike Turquetteb24764902012-03-15 23:11:19 -070099 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200100 * clock is generating a valid clock signal, usable by consumer
101 * devices. Called with enable_lock held. This function must not
102 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700103 *
104 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200105 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700106 *
Stephen Boyd119c7122012-10-03 23:38:53 -0700107 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200108 * This function must not sleep. Optional, if this op is not
109 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700110 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800111 * @disable_unused: Disable the clock atomically. Only called from
112 * clk_disable_unused for gate clocks with special needs.
113 * Called with enable_lock held. This function must not
114 * sleep.
115 *
Russ Dill8b95d1c2018-09-04 12:19:35 +0530116 * @save_context: Save the context of the clock in prepration for poweroff.
117 *
118 * @restore_context: Restore the context of the clock after a restoration
119 * of power.
120 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700121 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200122 * parent rate is an input parameter. It is up to the caller to
123 * ensure that the prepare_mutex is held across this call.
124 * Returns the calculated rate. Optional, but recommended - if
125 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700126 *
127 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200128 * supported by the clock. The parent rate is an input/output
129 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700130 *
James Hogan71472c02013-07-29 12:25:00 +0100131 * @determine_rate: Given a target rate as input, returns the closest rate
132 * actually supported by the clock, and optionally the parent clock
133 * that should be used to provide the clock rate.
134 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700135 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200136 * possible parents specify a new parent by passing in the index
137 * as a u8 corresponding to the parent in either the .parent_names
138 * or .parents arrays. This function in affect translates an
139 * array index into the value programmed into the hardware.
140 * Returns 0 on success, -EERROR otherwise.
141 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700142 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200143 * return value is a u8 which specifies the index corresponding to
144 * the parent clock. This index can be applied to either the
145 * .parent_names or .parents arrays. In short, this function
146 * translates the parent value read from hardware into an array
147 * index. Currently only called when the clock is initialized by
148 * __clk_init. This callback is mandatory for clocks with
149 * multiple parents. It is optional (and unnecessary) for clocks
150 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700151 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800152 * @set_rate: Change the rate of this clock. The requested rate is specified
153 * by the second argument, which should typically be the return
154 * of .round_rate call. The third argument gives the parent rate
155 * which is likely helpful for most .set_rate implementation.
156 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700157 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800158 * @set_rate_and_parent: Change the rate and the parent of this clock. The
159 * requested rate is specified by the second argument, which
160 * should typically be the return of .round_rate call. The
161 * third argument gives the parent rate which is likely helpful
162 * for most .set_rate_and_parent implementation. The fourth
163 * argument gives the parent index. This callback is optional (and
164 * unnecessary) for clocks with 0 or 1 parents as well as
165 * for clocks that can tolerate switching the rate and the parent
166 * separately via calls to .set_parent and .set_rate.
167 * Returns 0 on success, -EERROR otherwise.
168 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200169 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
170 * is expressed in ppb (parts per billion). The parent accuracy is
171 * an input parameter.
172 * Returns the calculated accuracy. Optional - if this op is not
173 * set then clock accuracy will be initialized to parent accuracy
174 * or 0 (perfect clock) if clock has no parent.
175 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200176 * @get_phase: Queries the hardware to get the current phase of a clock.
177 * Returned values are 0-359 degrees on success, negative
178 * error codes on failure.
179 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800180 * @set_phase: Shift the phase this clock signal in degrees specified
181 * by the second argument. Valid values for degrees are
182 * 0-359. Return 0 on success, otherwise -EERROR.
183 *
Jerome Brunet9fba7382018-06-19 16:41:41 +0200184 * @get_duty_cycle: Queries the hardware to get the current duty cycle ratio
185 * of a clock. Returned values denominator cannot be 0 and must be
186 * superior or equal to the numerator.
187 *
188 * @set_duty_cycle: Apply the duty cycle ratio to this clock signal specified by
189 * the numerator (2nd argurment) and denominator (3rd argument).
190 * Argument must be a valid ratio (denominator > 0
191 * and >= numerator) Return 0 on success, otherwise -EERROR.
192 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200193 * @init: Perform platform-specific initialization magic.
194 * This is not not used by any of the basic clock types.
195 * Please consider other ways of solving initialization problems
196 * before using this callback, as its use is discouraged.
197 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500198 * @debug_init: Set up type-specific debugfs entries for this clock. This
199 * is called once, after the debugfs directory entry for this
200 * clock has been created. The dentry pointer representing that
201 * directory is provided as an argument. Called with
202 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
203 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800204 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700205 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
206 * implementations to split any work between atomic (enable) and sleepable
207 * (prepare) contexts. If enabling a clock requires code that might sleep,
208 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700209 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700210 *
211 * Typically, drivers will call clk_prepare when a clock may be needed later
212 * (eg. when a device is opened), and clk_enable when the clock is actually
213 * required (eg. from an interrupt). Note that clk_prepare MUST have been
214 * called before clk_enable.
215 */
216struct clk_ops {
217 int (*prepare)(struct clk_hw *hw);
218 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100219 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100220 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700221 int (*enable)(struct clk_hw *hw);
222 void (*disable)(struct clk_hw *hw);
223 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800224 void (*disable_unused)(struct clk_hw *hw);
Russ Dill8b95d1c2018-09-04 12:19:35 +0530225 int (*save_context)(struct clk_hw *hw);
226 void (*restore_context)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700227 unsigned long (*recalc_rate)(struct clk_hw *hw,
228 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200229 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
230 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200231 int (*determine_rate)(struct clk_hw *hw,
232 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700233 int (*set_parent)(struct clk_hw *hw, u8 index);
234 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200235 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
236 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800237 int (*set_rate_and_parent)(struct clk_hw *hw,
238 unsigned long rate,
239 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100240 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
241 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200242 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800243 int (*set_phase)(struct clk_hw *hw, int degrees);
Jerome Brunet9fba7382018-06-19 16:41:41 +0200244 int (*get_duty_cycle)(struct clk_hw *hw,
245 struct clk_duty *duty);
246 int (*set_duty_cycle)(struct clk_hw *hw,
247 struct clk_duty *duty);
Mike Turquetteb24764902012-03-15 23:11:19 -0700248 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700249 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700250};
251
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700252/**
Stephen Boydfc0c2092019-04-12 11:31:47 -0700253 * struct clk_parent_data - clk parent information
254 * @hw: parent clk_hw pointer (used for clk providers with internal clks)
255 * @fw_name: parent name local to provider registering clk
256 * @name: globally unique parent name (used as a fallback)
Stephen Boyd601b6e92019-04-12 11:31:49 -0700257 * @index: parent index local to provider registering clk (if @fw_name absent)
Stephen Boydfc0c2092019-04-12 11:31:47 -0700258 */
259struct clk_parent_data {
260 const struct clk_hw *hw;
261 const char *fw_name;
262 const char *name;
Stephen Boyd601b6e92019-04-12 11:31:49 -0700263 int index;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700264};
265
266/**
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700267 * struct clk_init_data - holds init data that's common to all clocks and is
268 * shared between the clock provider and the common clock framework.
269 *
270 * @name: clock name
271 * @ops: operations this clock supports
272 * @parent_names: array of string names for all possible parents
Stephen Boydfc0c2092019-04-12 11:31:47 -0700273 * @parent_data: array of parent data for all possible parents (when some
274 * parents are external to the clk controller)
275 * @parent_hws: array of pointers to all possible parents (when all parents
276 * are internal to the clk controller)
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700277 * @num_parents: number of possible parents
278 * @flags: framework-level hints and quirks
279 */
280struct clk_init_data {
281 const char *name;
282 const struct clk_ops *ops;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700283 /* Only one of the following three should be assigned */
Sascha Hauer2893c372015-03-31 20:16:52 +0200284 const char * const *parent_names;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700285 const struct clk_parent_data *parent_data;
286 const struct clk_hw **parent_hws;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700287 u8 num_parents;
288 unsigned long flags;
289};
290
291/**
292 * struct clk_hw - handle for traversing from a struct clk to its corresponding
293 * hardware-specific structure. struct clk_hw should be declared within struct
294 * clk_foo and then referenced by the struct clk instance that uses struct
295 * clk_foo's clk_ops
296 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100297 * @core: pointer to the struct clk_core instance that points back to this
298 * struct clk_hw instance
299 *
300 * @clk: pointer to the per-user struct clk instance that can be used to call
301 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700302 *
303 * @init: pointer to struct clk_init_data that contains the init data shared
304 * with the common clock framework.
305 */
306struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100307 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700308 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100309 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700310};
311
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700312/*
313 * DOC: Basic clock implementations common to many platforms
314 *
315 * Each basic clock hardware type is comprised of a structure describing the
316 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
317 * unique flags for that hardware type, a registration function and an
318 * alternative macro for static initialization
319 */
320
321/**
322 * struct clk_fixed_rate - fixed-rate clock
323 * @hw: handle between common and hardware-specific interfaces
324 * @fixed_rate: constant frequency of clock
325 */
326struct clk_fixed_rate {
327 struct clk_hw hw;
328 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100329 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700330};
331
Geliang Tang5fd9c052016-01-08 23:51:46 +0800332#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
333
Shawn Guobffad662012-03-27 15:23:23 +0800334extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700335struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
336 const char *parent_name, unsigned long flags,
337 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800338struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
339 const char *parent_name, unsigned long flags,
340 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100341struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
342 const char *name, const char *parent_name, unsigned long flags,
343 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900344void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800345struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
346 const char *name, const char *parent_name, unsigned long flags,
347 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900348void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800349
Grant Likely015ba402012-04-07 21:39:39 -0500350void of_fixed_clk_setup(struct device_node *np);
351
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700352/**
353 * struct clk_gate - gating clock
354 *
355 * @hw: handle between common and hardware-specific interfaces
356 * @reg: register controlling gate
357 * @bit_idx: single bit controlling gate
358 * @flags: hardware-specific flags
359 * @lock: register lock
360 *
361 * Clock which can gate its output. Implements .enable & .disable
362 *
363 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530364 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200365 * enable the clock. Setting this flag does the opposite: setting the bit
366 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800367 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200368 * of this register, and mask of gate bits are in higher 16-bit of this
369 * register. While setting the gate bits, higher 16-bit should also be
370 * updated to indicate changing gate bits.
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200371 * CLK_GATE_BIG_ENDIAN - by default little endian register accesses are used for
372 * the gate register. Setting this flag makes the register accesses big
373 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700374 */
375struct clk_gate {
376 struct clk_hw hw;
377 void __iomem *reg;
378 u8 bit_idx;
379 u8 flags;
380 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700381};
382
Geliang Tang5fd9c052016-01-08 23:51:46 +0800383#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
384
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700385#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800386#define CLK_GATE_HIWORD_MASK BIT(1)
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200387#define CLK_GATE_BIG_ENDIAN BIT(2)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700388
Shawn Guobffad662012-03-27 15:23:23 +0800389extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700390struct clk *clk_register_gate(struct device *dev, const char *name,
391 const char *parent_name, unsigned long flags,
392 void __iomem *reg, u8 bit_idx,
393 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800394struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
395 const char *parent_name, unsigned long flags,
396 void __iomem *reg, u8 bit_idx,
397 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100398void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800399void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200400int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700401
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530402struct clk_div_table {
403 unsigned int val;
404 unsigned int div;
405};
406
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700407/**
408 * struct clk_divider - adjustable divider clock
409 *
410 * @hw: handle between common and hardware-specific interfaces
411 * @reg: register containing the divider
412 * @shift: shift to the divider bit field
413 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530414 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700415 * @lock: register lock
416 *
417 * Clock with an adjustable divider affecting its output frequency. Implements
418 * .recalc_rate, .set_rate and .round_rate
419 *
420 * Flags:
421 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200422 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
423 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700424 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700425 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200426 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700427 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
428 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
429 * Some hardware implementations gracefully handle this case and allow a
430 * zero divisor by not modifying their input clock
431 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800432 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200433 * of this register, and mask of divider bits are in higher 16-bit of this
434 * register. While setting the divider bits, higher 16-bit should also be
435 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100436 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
437 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530438 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
439 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400440 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
441 * except when the value read from the register is zero, the divisor is
442 * 2^width of the field.
Jonas Gorski434d69f2019-04-18 13:12:04 +0200443 * CLK_DIVIDER_BIG_ENDIAN - By default little endian register accesses are used
444 * for the divider register. Setting this flag makes the register accesses
445 * big endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700446 */
447struct clk_divider {
448 struct clk_hw hw;
449 void __iomem *reg;
450 u8 shift;
451 u8 width;
452 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530453 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700454 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700455};
456
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100457#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800458#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
459
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700460#define CLK_DIVIDER_ONE_BASED BIT(0)
461#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700462#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800463#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100464#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530465#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400466#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Jonas Gorski434d69f2019-04-18 13:12:04 +0200467#define CLK_DIVIDER_BIG_ENDIAN BIT(7)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700468
Shawn Guobffad662012-03-27 15:23:23 +0800469extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100470extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800471
472unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
473 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100474 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200475long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
476 unsigned long rate, unsigned long *prate,
477 const struct clk_div_table *table,
478 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100479long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
480 unsigned long rate, unsigned long *prate,
481 const struct clk_div_table *table, u8 width,
482 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800483int divider_get_val(unsigned long rate, unsigned long parent_rate,
484 const struct clk_div_table *table, u8 width,
485 unsigned long flags);
486
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700487struct clk *clk_register_divider(struct device *dev, const char *name,
488 const char *parent_name, unsigned long flags,
489 void __iomem *reg, u8 shift, u8 width,
490 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800491struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
492 const char *parent_name, unsigned long flags,
493 void __iomem *reg, u8 shift, u8 width,
494 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530495struct clk *clk_register_divider_table(struct device *dev, const char *name,
496 const char *parent_name, unsigned long flags,
497 void __iomem *reg, u8 shift, u8 width,
498 u8 clk_divider_flags, const struct clk_div_table *table,
499 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800500struct clk_hw *clk_hw_register_divider_table(struct device *dev,
501 const char *name, const char *parent_name, unsigned long flags,
502 void __iomem *reg, u8 shift, u8 width,
503 u8 clk_divider_flags, const struct clk_div_table *table,
504 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100505void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800506void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700507
508/**
509 * struct clk_mux - multiplexer clock
510 *
511 * @hw: handle between common and hardware-specific interfaces
512 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100513 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700514 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100515 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000516 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700517 * @lock: register lock
518 *
519 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
520 * and .recalc_rate
521 *
522 * Flags:
523 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530524 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800525 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200526 * register, and mask of mux bits are in higher 16-bit of this register.
527 * While setting the mux bits, higher 16-bit should also be updated to
528 * indicate changing mux bits.
Stephen Boyd31f6e872018-12-11 10:58:33 -0800529 * CLK_MUX_READ_ONLY - The mux registers can't be written, only read in the
530 * .get_parent clk_op.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800531 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
532 * frequency.
Jonas Gorski3a727512019-04-18 13:12:08 +0200533 * CLK_MUX_BIG_ENDIAN - By default little endian register accesses are used for
534 * the mux register. Setting this flag makes the register accesses big
535 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700536 */
537struct clk_mux {
538 struct clk_hw hw;
539 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200540 u32 *table;
541 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700542 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700543 u8 flags;
544 spinlock_t *lock;
545};
546
Geliang Tang5fd9c052016-01-08 23:51:46 +0800547#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
548
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700549#define CLK_MUX_INDEX_ONE BIT(0)
550#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800551#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800552#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
553#define CLK_MUX_ROUND_CLOSEST BIT(4)
Jonas Gorski3a727512019-04-18 13:12:08 +0200554#define CLK_MUX_BIG_ENDIAN BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700555
Shawn Guobffad662012-03-27 15:23:23 +0800556extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200557extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200558
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700559struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200560 const char * const *parent_names, u8 num_parents,
561 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700562 void __iomem *reg, u8 shift, u8 width,
563 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800564struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
565 const char * const *parent_names, u8 num_parents,
566 unsigned long flags,
567 void __iomem *reg, u8 shift, u8 width,
568 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700569
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200570struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200571 const char * const *parent_names, u8 num_parents,
572 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200573 void __iomem *reg, u8 shift, u32 mask,
574 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800575struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
576 const char * const *parent_names, u8 num_parents,
577 unsigned long flags,
578 void __iomem *reg, u8 shift, u32 mask,
579 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200580
Jerome Brunet77deb662018-02-14 14:43:34 +0100581int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
582 unsigned int val);
583unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
584
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100585void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800586void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100587
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200588void of_fixed_factor_clk_setup(struct device_node *node);
589
Mike Turquetteb24764902012-03-15 23:11:19 -0700590/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530591 * struct clk_fixed_factor - fixed multiplier and divider clock
592 *
593 * @hw: handle between common and hardware-specific interfaces
594 * @mult: multiplier
595 * @div: divider
596 *
597 * Clock with a fixed multiplier and divider. The output frequency is the
598 * parent clock rate divided by div and multiplied by mult.
599 * Implements .recalc_rate, .set_rate and .round_rate
600 */
601
602struct clk_fixed_factor {
603 struct clk_hw hw;
604 unsigned int mult;
605 unsigned int div;
606};
607
Geliang Tang5fd9c052016-01-08 23:51:46 +0800608#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
609
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100610extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530611struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
612 const char *parent_name, unsigned long flags,
613 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900614void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800615struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
616 const char *name, const char *parent_name, unsigned long flags,
617 unsigned int mult, unsigned int div);
618void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530619
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300620/**
621 * struct clk_fractional_divider - adjustable fractional divider clock
622 *
623 * @hw: handle between common and hardware-specific interfaces
624 * @reg: register containing the divider
625 * @mshift: shift to the numerator bit field
626 * @mwidth: width of the numerator bit field
627 * @nshift: shift to the denominator bit field
628 * @nwidth: width of the denominator bit field
629 * @lock: register lock
630 *
631 * Clock with adjustable fractional divider affecting its output frequency.
A.s. Donge983da22018-11-14 13:01:39 +0000632 *
633 * Flags:
634 * CLK_FRAC_DIVIDER_ZERO_BASED - by default the numerator and denominator
635 * is the value read from the register. If CLK_FRAC_DIVIDER_ZERO_BASED
636 * is set then the numerator and denominator are both the value read
637 * plus one.
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200638 * CLK_FRAC_DIVIDER_BIG_ENDIAN - By default little endian register accesses are
639 * used for the divider register. Setting this flag makes the register
640 * accesses big endian.
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300641 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300642struct clk_fractional_divider {
643 struct clk_hw hw;
644 void __iomem *reg;
645 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300646 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300647 u32 mmask;
648 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300649 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300650 u32 nmask;
651 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200652 void (*approximation)(struct clk_hw *hw,
653 unsigned long rate, unsigned long *parent_rate,
654 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300655 spinlock_t *lock;
656};
657
Geliang Tang5fd9c052016-01-08 23:51:46 +0800658#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
659
A.s. Donge983da22018-11-14 13:01:39 +0000660#define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0)
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200661#define CLK_FRAC_DIVIDER_BIG_ENDIAN BIT(1)
A.s. Donge983da22018-11-14 13:01:39 +0000662
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300663extern const struct clk_ops clk_fractional_divider_ops;
664struct clk *clk_register_fractional_divider(struct device *dev,
665 const char *name, const char *parent_name, unsigned long flags,
666 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
667 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800668struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
669 const char *name, const char *parent_name, unsigned long flags,
670 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
671 u8 clk_divider_flags, spinlock_t *lock);
672void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300673
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200674/**
675 * struct clk_multiplier - adjustable multiplier clock
676 *
677 * @hw: handle between common and hardware-specific interfaces
678 * @reg: register containing the multiplier
679 * @shift: shift to the multiplier bit field
680 * @width: width of the multiplier bit field
681 * @lock: register lock
682 *
683 * Clock with an adjustable multiplier affecting its output frequency.
684 * Implements .recalc_rate, .set_rate and .round_rate
685 *
686 * Flags:
687 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
688 * from the register, with 0 being a valid value effectively
689 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
690 * set, then a null multiplier will be considered as a bypass,
691 * leaving the parent rate unmodified.
692 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
693 * rounded to the closest integer instead of the down one.
Jonas Gorski9427b712019-04-18 13:12:07 +0200694 * CLK_MULTIPLIER_BIG_ENDIAN - By default little endian register accesses are
695 * used for the multiplier register. Setting this flag makes the register
696 * accesses big endian.
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200697 */
698struct clk_multiplier {
699 struct clk_hw hw;
700 void __iomem *reg;
701 u8 shift;
702 u8 width;
703 u8 flags;
704 spinlock_t *lock;
705};
706
Geliang Tang5fd9c052016-01-08 23:51:46 +0800707#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
708
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200709#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
710#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
Jonas Gorski9427b712019-04-18 13:12:07 +0200711#define CLK_MULTIPLIER_BIG_ENDIAN BIT(2)
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200712
713extern const struct clk_ops clk_multiplier_ops;
714
Prashant Gaikwadece70092013-03-20 17:30:34 +0530715/***
716 * struct clk_composite - aggregate clock of mux, divider and gate clocks
717 *
718 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700719 * @mux_hw: handle between composite and hardware-specific mux clock
720 * @rate_hw: handle between composite and hardware-specific rate clock
721 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530722 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700723 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530724 * @gate_ops: clock ops for gate
725 */
726struct clk_composite {
727 struct clk_hw hw;
728 struct clk_ops ops;
729
730 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700731 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530732 struct clk_hw *gate_hw;
733
734 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700735 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530736 const struct clk_ops *gate_ops;
737};
738
Geliang Tang5fd9c052016-01-08 23:51:46 +0800739#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
740
Prashant Gaikwadece70092013-03-20 17:30:34 +0530741struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200742 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530743 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700744 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530745 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
746 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100747void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800748struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
749 const char * const *parent_names, int num_parents,
750 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
751 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
752 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
753 unsigned long flags);
754void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530755
Stephen Boyd38581dd2018-12-11 10:07:06 -0800756/**
757 * struct clk_gpio - gpio gated clock
Jyri Sarhac873d142014-09-05 15:21:34 +0300758 *
759 * @hw: handle between common and hardware-specific interfaces
760 * @gpiod: gpio descriptor
761 *
Stephen Boyd38581dd2018-12-11 10:07:06 -0800762 * Clock with a gpio control for enabling and disabling the parent clock
763 * or switching between two parents by asserting or deasserting the gpio.
764 *
765 * Implements .enable, .disable and .is_enabled or
766 * .get_parent, .set_parent and .determine_rate depending on which clk_ops
767 * is used.
Jyri Sarhac873d142014-09-05 15:21:34 +0300768 */
Jyri Sarhac873d142014-09-05 15:21:34 +0300769struct clk_gpio {
770 struct clk_hw hw;
771 struct gpio_desc *gpiod;
772};
773
Geliang Tang5fd9c052016-01-08 23:51:46 +0800774#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
775
Jyri Sarhac873d142014-09-05 15:21:34 +0300776extern const struct clk_ops clk_gpio_gate_ops;
777struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200778 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300779 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800780struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200781 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800782 unsigned long flags);
783void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300784
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200785extern const struct clk_ops clk_gpio_mux_ops;
786struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200787 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
788 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800789struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200790 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
791 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800792void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200793
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700794struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700795struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700796
Stephen Boyd41438042016-02-05 17:02:52 -0800797int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
798int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd89a5ddcc2019-04-12 11:31:46 -0700799int __must_check of_clk_hw_register(struct device_node *node, struct clk_hw *hw);
Stephen Boyd41438042016-02-05 17:02:52 -0800800
Mark Brown1df5c932012-04-18 09:07:12 +0100801void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700802void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100803
Stephen Boyd41438042016-02-05 17:02:52 -0800804void clk_hw_unregister(struct clk_hw *hw);
805void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
806
Mike Turquetteb24764902012-03-15 23:11:19 -0700807/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200808const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700809const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700810struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700811unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
812struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
813struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700814 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800815unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700816unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700817unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700818unsigned long clk_hw_get_flags(const struct clk_hw *hw);
Katsuhiro Suzukid13501a2019-02-11 00:38:06 +0900819#define clk_hw_can_set_rate_parent(hw) \
820 (clk_hw_get_flags((hw)) & CLK_SET_RATE_PARENT)
821
Stephen Boyde7df6f62015-08-12 13:04:56 -0700822bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100823bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200824bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700825bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700826struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200827int __clk_mux_determine_rate(struct clk_hw *hw,
828 struct clk_rate_request *req);
829int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
830int __clk_mux_determine_rate_closest(struct clk_hw *hw,
831 struct clk_rate_request *req);
Jerome Brunet4ad69b802018-04-09 15:59:20 +0200832int clk_mux_determine_rate_flags(struct clk_hw *hw,
833 struct clk_rate_request *req,
834 unsigned long flags);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100835void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700836void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
837 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700838
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100839static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
840{
841 dst->clk = src->clk;
842 dst->core = src->core;
843}
844
Maxime Ripard22833a92017-05-17 09:40:30 +0200845static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
846 unsigned long *prate,
847 const struct clk_div_table *table,
848 u8 width, unsigned long flags)
849{
850 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
851 rate, prate, table, width, flags);
852}
853
Jerome Brunetb15ee492018-02-14 14:43:39 +0100854static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
855 unsigned long *prate,
856 const struct clk_div_table *table,
857 u8 width, unsigned long flags,
858 unsigned int val)
859{
860 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
861 rate, prate, table, width, flags,
862 val);
863}
864
Mike Turquetteb24764902012-03-15 23:11:19 -0700865/*
866 * FIXME clock api without lock protection
867 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700868unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700869
Grant Likely766e6a42012-04-09 14:50:06 -0500870struct of_device_id;
871
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200872struct clk_onecell_data {
873 struct clk **clks;
874 unsigned int clk_num;
875};
876
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800877struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900878 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800879 struct clk_hw *hws[];
880};
881
Tero Kristo819b4862013-10-22 11:39:36 +0300882extern struct of_device_id __clk_of_table;
883
Rob Herring54196cc2014-05-08 16:09:24 -0500884#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200885
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200886/*
887 * Use this macro when you have a driver that requires two initialization
888 * routines, one at of_clk_init(), and one at platform device probe
889 */
890#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800891 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200892 { \
893 of_node_clear_flag(np, OF_POPULATED); \
894 fn(np); \
895 } \
896 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
897
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800898#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
899 (&(struct clk_init_data) { \
900 .flags = _flags, \
901 .name = _name, \
902 .parent_names = (const char *[]) { _parent }, \
903 .num_parents = 1, \
904 .ops = _ops, \
905 })
906
907#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
908 (&(struct clk_init_data) { \
909 .flags = _flags, \
910 .name = _name, \
911 .parent_names = _parents, \
912 .num_parents = ARRAY_SIZE(_parents), \
913 .ops = _ops, \
914 })
915
916#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
917 (&(struct clk_init_data) { \
918 .flags = _flags, \
919 .name = _name, \
920 .parent_names = NULL, \
921 .num_parents = 0, \
922 .ops = _ops, \
923 })
924
925#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
926 _div, _mult, _flags) \
927 struct clk_fixed_factor _struct = { \
928 .div = _div, \
929 .mult = _mult, \
930 .hw.init = CLK_HW_INIT(_name, \
931 _parent, \
932 &clk_fixed_factor_ops, \
933 _flags), \
934 }
935
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200936#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500937int of_clk_add_provider(struct device_node *np,
938 struct clk *(*clk_src_get)(struct of_phandle_args *args,
939 void *data),
940 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800941int of_clk_add_hw_provider(struct device_node *np,
942 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
943 void *data),
944 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -0700945int devm_of_clk_add_hw_provider(struct device *dev,
946 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
947 void *data),
948 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500949void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -0700950void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -0500951struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
952 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800953struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
954 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800955struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800956struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
957 void *data);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500958int of_clk_parent_fill(struct device_node *np, const char **parents,
959 unsigned int size);
Lee Jonesd56f8992016-02-11 13:19:11 -0800960int of_clk_detect_critical(struct device_node *np, int index,
961 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500962
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200963#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530964
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200965static inline int of_clk_add_provider(struct device_node *np,
966 struct clk *(*clk_src_get)(struct of_phandle_args *args,
967 void *data),
968 void *data)
969{
970 return 0;
971}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800972static inline int of_clk_add_hw_provider(struct device_node *np,
973 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
974 void *data),
975 void *data)
976{
977 return 0;
978}
Stephen Boydaa795c42017-09-01 16:16:40 -0700979static inline int devm_of_clk_add_hw_provider(struct device *dev,
980 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
981 void *data),
982 void *data)
983{
984 return 0;
985}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100986static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -0700987static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200988static inline struct clk *of_clk_src_simple_get(
989 struct of_phandle_args *clkspec, void *data)
990{
991 return ERR_PTR(-ENOENT);
992}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800993static inline struct clk_hw *
994of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
995{
996 return ERR_PTR(-ENOENT);
997}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200998static inline struct clk *of_clk_src_onecell_get(
999 struct of_phandle_args *clkspec, void *data)
1000{
1001 return ERR_PTR(-ENOENT);
1002}
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001003static inline struct clk_hw *
1004of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
1005{
1006 return ERR_PTR(-ENOENT);
1007}
Stephen Boyd679c51c2015-10-26 11:55:34 -07001008static inline int of_clk_parent_fill(struct device_node *np,
1009 const char **parents, unsigned int size)
1010{
1011 return 0;
1012}
Lee Jonesd56f8992016-02-11 13:19:11 -08001013static inline int of_clk_detect_critical(struct device_node *np, int index,
1014 unsigned long *flags)
1015{
1016 return 0;
1017}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001018#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02001019
Keerthy43536542018-09-04 12:19:36 +05301020void clk_gate_restore_context(struct clk_hw *hw);
1021
Mike Turquetteb24764902012-03-15 23:11:19 -07001022#endif /* CONFIG_COMMON_CLK */
1023#endif /* CLK_PROVIDER_H */