blob: 6aef98b7338a5adbb64a36986099fff4baa4e1d4 [file] [log] [blame]
Boris Brezillonf88fc122017-03-16 09:02:40 +01001/*
2 * Copyright 2017 ATMEL
3 * Copyright 2017 Free Electrons
4 *
5 * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
6 *
7 * Derived from the atmel_nand.c driver which contained the following
8 * copyrights:
9 *
10 * Copyright 2003 Rick Bronson
11 *
Boris Brezillon187c54482018-02-05 23:02:02 +010012 * Derived from drivers/mtd/nand/autcpu12.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010013 * Copyright 2001 Thomas Gleixner (gleixner@autronix.de)
14 *
Boris Brezillon187c54482018-02-05 23:02:02 +010015 * Derived from drivers/mtd/spia.c (removed in v3.8)
Boris Brezillonf88fc122017-03-16 09:02:40 +010016 * Copyright 2000 Steven J. Hill (sjhill@cotw.com)
17 *
18 *
19 * Add Hardware ECC support for AT91SAM9260 / AT91SAM9263
20 * Richard Genoud (richard.genoud@gmail.com), Adeneo Copyright 2007
21 *
22 * Derived from Das U-Boot source code
23 * (u-boot-1.1.5/board/atmel/at91sam9263ek/nand.c)
24 * Copyright 2006 ATMEL Rousset, Lacressonniere Nicolas
25 *
26 * Add Programmable Multibit ECC support for various AT91 SoC
27 * Copyright 2012 ATMEL, Hong Xu
28 *
29 * Add Nand Flash Controller support for SAMA5 SoC
30 * Copyright 2013 ATMEL, Josh Wu (josh.wu@atmel.com)
31 *
32 * This program is free software; you can redistribute it and/or modify
33 * it under the terms of the GNU General Public License version 2 as
34 * published by the Free Software Foundation.
35 *
36 * A few words about the naming convention in this file. This convention
37 * applies to structure and function names.
38 *
39 * Prefixes:
40 *
41 * - atmel_nand_: all generic structures/functions
42 * - atmel_smc_nand_: all structures/functions specific to the SMC interface
43 * (at91sam9 and avr32 SoCs)
44 * - atmel_hsmc_nand_: all structures/functions specific to the HSMC interface
45 * (sama5 SoCs and later)
46 * - atmel_nfc_: all structures/functions used to manipulate the NFC sub-block
47 * that is available in the HSMC block
48 * - <soc>_nand_: all SoC specific structures/functions
49 */
50
51#include <linux/clk.h>
52#include <linux/dma-mapping.h>
53#include <linux/dmaengine.h>
54#include <linux/genalloc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010055#include <linux/gpio/consumer.h>
56#include <linux/interrupt.h>
57#include <linux/mfd/syscon.h>
58#include <linux/mfd/syscon/atmel-matrix.h>
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +010059#include <linux/mfd/syscon/atmel-smc.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010060#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020061#include <linux/mtd/rawnand.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010062#include <linux/of_address.h>
63#include <linux/of_irq.h>
64#include <linux/of_platform.h>
65#include <linux/iopoll.h>
66#include <linux/platform_device.h>
Boris Brezillonf88fc122017-03-16 09:02:40 +010067#include <linux/regmap.h>
68
69#include "pmecc.h"
70
71#define ATMEL_HSMC_NFC_CFG 0x0
72#define ATMEL_HSMC_NFC_CFG_SPARESIZE(x) (((x) / 4) << 24)
73#define ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK GENMASK(30, 24)
74#define ATMEL_HSMC_NFC_CFG_DTO(cyc, mul) (((cyc) << 16) | ((mul) << 20))
75#define ATMEL_HSMC_NFC_CFG_DTO_MAX GENMASK(22, 16)
76#define ATMEL_HSMC_NFC_CFG_RBEDGE BIT(13)
77#define ATMEL_HSMC_NFC_CFG_FALLING_EDGE BIT(12)
78#define ATMEL_HSMC_NFC_CFG_RSPARE BIT(9)
79#define ATMEL_HSMC_NFC_CFG_WSPARE BIT(8)
80#define ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK GENMASK(2, 0)
81#define ATMEL_HSMC_NFC_CFG_PAGESIZE(x) (fls((x) / 512) - 1)
82
83#define ATMEL_HSMC_NFC_CTRL 0x4
84#define ATMEL_HSMC_NFC_CTRL_EN BIT(0)
85#define ATMEL_HSMC_NFC_CTRL_DIS BIT(1)
86
87#define ATMEL_HSMC_NFC_SR 0x8
88#define ATMEL_HSMC_NFC_IER 0xc
89#define ATMEL_HSMC_NFC_IDR 0x10
90#define ATMEL_HSMC_NFC_IMR 0x14
91#define ATMEL_HSMC_NFC_SR_ENABLED BIT(1)
92#define ATMEL_HSMC_NFC_SR_RB_RISE BIT(4)
93#define ATMEL_HSMC_NFC_SR_RB_FALL BIT(5)
94#define ATMEL_HSMC_NFC_SR_BUSY BIT(8)
95#define ATMEL_HSMC_NFC_SR_WR BIT(11)
96#define ATMEL_HSMC_NFC_SR_CSID GENMASK(14, 12)
97#define ATMEL_HSMC_NFC_SR_XFRDONE BIT(16)
98#define ATMEL_HSMC_NFC_SR_CMDDONE BIT(17)
99#define ATMEL_HSMC_NFC_SR_DTOE BIT(20)
100#define ATMEL_HSMC_NFC_SR_UNDEF BIT(21)
101#define ATMEL_HSMC_NFC_SR_AWB BIT(22)
102#define ATMEL_HSMC_NFC_SR_NFCASE BIT(23)
103#define ATMEL_HSMC_NFC_SR_ERRORS (ATMEL_HSMC_NFC_SR_DTOE | \
104 ATMEL_HSMC_NFC_SR_UNDEF | \
105 ATMEL_HSMC_NFC_SR_AWB | \
106 ATMEL_HSMC_NFC_SR_NFCASE)
107#define ATMEL_HSMC_NFC_SR_RBEDGE(x) BIT((x) + 24)
108
109#define ATMEL_HSMC_NFC_ADDR 0x18
110#define ATMEL_HSMC_NFC_BANK 0x1c
111
112#define ATMEL_NFC_MAX_RB_ID 7
113
114#define ATMEL_NFC_SRAM_SIZE 0x2400
115
116#define ATMEL_NFC_CMD(pos, cmd) ((cmd) << (((pos) * 8) + 2))
117#define ATMEL_NFC_VCMD2 BIT(18)
118#define ATMEL_NFC_ACYCLE(naddrs) ((naddrs) << 19)
119#define ATMEL_NFC_CSID(cs) ((cs) << 22)
120#define ATMEL_NFC_DATAEN BIT(25)
121#define ATMEL_NFC_NFCWR BIT(26)
122
123#define ATMEL_NFC_MAX_ADDR_CYCLES 5
124
125#define ATMEL_NAND_ALE_OFFSET BIT(21)
126#define ATMEL_NAND_CLE_OFFSET BIT(22)
127
128#define DEFAULT_TIMEOUT_MS 1000
129#define MIN_DMA_LEN 128
130
Peter Rosinefc63622018-03-29 15:10:54 +0200131static bool atmel_nand_avoid_dma __read_mostly;
132
133MODULE_PARM_DESC(avoiddma, "Avoid using DMA");
134module_param_named(avoiddma, atmel_nand_avoid_dma, bool, 0400);
135
Boris Brezillonf88fc122017-03-16 09:02:40 +0100136enum atmel_nand_rb_type {
137 ATMEL_NAND_NO_RB,
138 ATMEL_NAND_NATIVE_RB,
139 ATMEL_NAND_GPIO_RB,
140};
141
142struct atmel_nand_rb {
143 enum atmel_nand_rb_type type;
144 union {
145 struct gpio_desc *gpio;
146 int id;
147 };
148};
149
150struct atmel_nand_cs {
151 int id;
152 struct atmel_nand_rb rb;
153 struct gpio_desc *csgpio;
154 struct {
155 void __iomem *virt;
156 dma_addr_t dma;
157 } io;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100158
159 struct atmel_smc_cs_conf smcconf;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100160};
161
162struct atmel_nand {
163 struct list_head node;
164 struct device *dev;
165 struct nand_chip base;
166 struct atmel_nand_cs *activecs;
167 struct atmel_pmecc_user *pmecc;
168 struct gpio_desc *cdgpio;
169 int numcs;
170 struct atmel_nand_cs cs[];
171};
172
173static inline struct atmel_nand *to_atmel_nand(struct nand_chip *chip)
174{
175 return container_of(chip, struct atmel_nand, base);
176}
177
178enum atmel_nfc_data_xfer {
179 ATMEL_NFC_NO_DATA,
180 ATMEL_NFC_READ_DATA,
181 ATMEL_NFC_WRITE_DATA,
182};
183
184struct atmel_nfc_op {
185 u8 cs;
186 u8 ncmds;
187 u8 cmds[2];
188 u8 naddrs;
189 u8 addrs[5];
190 enum atmel_nfc_data_xfer data;
191 u32 wait;
192 u32 errors;
193};
194
195struct atmel_nand_controller;
196struct atmel_nand_controller_caps;
197
198struct atmel_nand_controller_ops {
199 int (*probe)(struct platform_device *pdev,
200 const struct atmel_nand_controller_caps *caps);
201 int (*remove)(struct atmel_nand_controller *nc);
202 void (*nand_init)(struct atmel_nand_controller *nc,
203 struct atmel_nand *nand);
Miquel Raynal577e0102018-07-25 15:31:41 +0200204 int (*ecc_init)(struct nand_chip *chip);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +0100205 int (*setup_data_interface)(struct atmel_nand *nand, int csline,
206 const struct nand_data_interface *conf);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100207};
208
209struct atmel_nand_controller_caps {
210 bool has_dma;
211 bool legacy_of_bindings;
212 u32 ale_offs;
213 u32 cle_offs;
Tudor Ambaruse2c19c52019-02-13 08:59:58 +0000214 const char *ebi_csa_regmap_name;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100215 const struct atmel_nand_controller_ops *ops;
216};
217
218struct atmel_nand_controller {
Miquel Raynal7da45132018-07-17 09:08:02 +0200219 struct nand_controller base;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100220 const struct atmel_nand_controller_caps *caps;
221 struct device *dev;
222 struct regmap *smc;
223 struct dma_chan *dmac;
224 struct atmel_pmecc *pmecc;
225 struct list_head chips;
226 struct clk *mck;
227};
228
229static inline struct atmel_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200230to_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100231{
232 return container_of(ctl, struct atmel_nand_controller, base);
233}
234
235struct atmel_smc_nand_controller {
236 struct atmel_nand_controller base;
Tudor Ambaruse2c19c52019-02-13 08:59:58 +0000237 struct regmap *ebi_csa_regmap;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100238 unsigned int ebi_csa_offs;
239};
240
241static inline struct atmel_smc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200242to_smc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100243{
244 return container_of(to_nand_controller(ctl),
245 struct atmel_smc_nand_controller, base);
246}
247
248struct atmel_hsmc_nand_controller {
249 struct atmel_nand_controller base;
250 struct {
251 struct gen_pool *pool;
252 void __iomem *virt;
253 dma_addr_t dma;
254 } sram;
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +0200255 const struct atmel_hsmc_reg_layout *hsmc_layout;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100256 struct regmap *io;
257 struct atmel_nfc_op op;
258 struct completion complete;
259 int irq;
260
261 /* Only used when instantiating from legacy DT bindings. */
262 struct clk *clk;
263};
264
265static inline struct atmel_hsmc_nand_controller *
Miquel Raynal7da45132018-07-17 09:08:02 +0200266to_hsmc_nand_controller(struct nand_controller *ctl)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100267{
268 return container_of(to_nand_controller(ctl),
269 struct atmel_hsmc_nand_controller, base);
270}
271
272static bool atmel_nfc_op_done(struct atmel_nfc_op *op, u32 status)
273{
274 op->errors |= status & ATMEL_HSMC_NFC_SR_ERRORS;
275 op->wait ^= status & op->wait;
276
277 return !op->wait || op->errors;
278}
279
280static irqreturn_t atmel_nfc_interrupt(int irq, void *data)
281{
282 struct atmel_hsmc_nand_controller *nc = data;
283 u32 sr, rcvd;
284 bool done;
285
286 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &sr);
287
288 rcvd = sr & (nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
289 done = atmel_nfc_op_done(&nc->op, sr);
290
291 if (rcvd)
292 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, rcvd);
293
294 if (done)
295 complete(&nc->complete);
296
297 return rcvd ? IRQ_HANDLED : IRQ_NONE;
298}
299
300static int atmel_nfc_wait(struct atmel_hsmc_nand_controller *nc, bool poll,
301 unsigned int timeout_ms)
302{
303 int ret;
304
305 if (!timeout_ms)
306 timeout_ms = DEFAULT_TIMEOUT_MS;
307
308 if (poll) {
309 u32 status;
310
311 ret = regmap_read_poll_timeout(nc->base.smc,
312 ATMEL_HSMC_NFC_SR, status,
313 atmel_nfc_op_done(&nc->op,
314 status),
315 0, timeout_ms * 1000);
316 } else {
317 init_completion(&nc->complete);
318 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IER,
319 nc->op.wait | ATMEL_HSMC_NFC_SR_ERRORS);
320 ret = wait_for_completion_timeout(&nc->complete,
321 msecs_to_jiffies(timeout_ms));
322 if (!ret)
323 ret = -ETIMEDOUT;
324 else
325 ret = 0;
326
327 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
328 }
329
330 if (nc->op.errors & ATMEL_HSMC_NFC_SR_DTOE) {
331 dev_err(nc->base.dev, "Waiting NAND R/B Timeout\n");
332 ret = -ETIMEDOUT;
333 }
334
335 if (nc->op.errors & ATMEL_HSMC_NFC_SR_UNDEF) {
336 dev_err(nc->base.dev, "Access to an undefined area\n");
337 ret = -EIO;
338 }
339
340 if (nc->op.errors & ATMEL_HSMC_NFC_SR_AWB) {
341 dev_err(nc->base.dev, "Access while busy\n");
342 ret = -EIO;
343 }
344
345 if (nc->op.errors & ATMEL_HSMC_NFC_SR_NFCASE) {
346 dev_err(nc->base.dev, "Wrong access size\n");
347 ret = -EIO;
348 }
349
350 return ret;
351}
352
353static void atmel_nand_dma_transfer_finished(void *data)
354{
355 struct completion *finished = data;
356
357 complete(finished);
358}
359
360static int atmel_nand_dma_transfer(struct atmel_nand_controller *nc,
361 void *buf, dma_addr_t dev_dma, size_t len,
362 enum dma_data_direction dir)
363{
364 DECLARE_COMPLETION_ONSTACK(finished);
365 dma_addr_t src_dma, dst_dma, buf_dma;
366 struct dma_async_tx_descriptor *tx;
367 dma_cookie_t cookie;
368
369 buf_dma = dma_map_single(nc->dev, buf, len, dir);
370 if (dma_mapping_error(nc->dev, dev_dma)) {
371 dev_err(nc->dev,
372 "Failed to prepare a buffer for DMA access\n");
373 goto err;
374 }
375
376 if (dir == DMA_FROM_DEVICE) {
377 src_dma = dev_dma;
378 dst_dma = buf_dma;
379 } else {
380 src_dma = buf_dma;
381 dst_dma = dev_dma;
382 }
383
384 tx = dmaengine_prep_dma_memcpy(nc->dmac, dst_dma, src_dma, len,
385 DMA_CTRL_ACK | DMA_PREP_INTERRUPT);
386 if (!tx) {
387 dev_err(nc->dev, "Failed to prepare DMA memcpy\n");
388 goto err_unmap;
389 }
390
391 tx->callback = atmel_nand_dma_transfer_finished;
392 tx->callback_param = &finished;
393
394 cookie = dmaengine_submit(tx);
395 if (dma_submit_error(cookie)) {
396 dev_err(nc->dev, "Failed to do DMA tx_submit\n");
397 goto err_unmap;
398 }
399
400 dma_async_issue_pending(nc->dmac);
401 wait_for_completion(&finished);
402
403 return 0;
404
405err_unmap:
406 dma_unmap_single(nc->dev, buf_dma, len, dir);
407
408err:
409 dev_dbg(nc->dev, "Fall back to CPU I/O\n");
410
411 return -EIO;
412}
413
Boris Brezillon7e534322018-09-06 14:05:22 +0200414static u8 atmel_nand_read_byte(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100415{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100416 struct atmel_nand *nand = to_atmel_nand(chip);
417
418 return ioread8(nand->activecs->io.virt);
419}
420
Boris Brezillonc0739d82018-09-06 14:05:23 +0200421static void atmel_nand_write_byte(struct nand_chip *chip, u8 byte)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100422{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100423 struct atmel_nand *nand = to_atmel_nand(chip);
424
425 if (chip->options & NAND_BUSWIDTH_16)
426 iowrite16(byte | (byte << 8), nand->activecs->io.virt);
427 else
428 iowrite8(byte, nand->activecs->io.virt);
429}
430
Boris Brezillon7e534322018-09-06 14:05:22 +0200431static void atmel_nand_read_buf(struct nand_chip *chip, u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100432{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100433 struct atmel_nand *nand = to_atmel_nand(chip);
434 struct atmel_nand_controller *nc;
435
436 nc = to_nand_controller(chip->controller);
437
438 /*
439 * If the controller supports DMA, the buffer address is DMA-able and
440 * len is long enough to make DMA transfers profitable, let's trigger
441 * a DMA transfer. If it fails, fallback to PIO mode.
442 */
443 if (nc->dmac && virt_addr_valid(buf) &&
444 len >= MIN_DMA_LEN &&
445 !atmel_nand_dma_transfer(nc, buf, nand->activecs->io.dma, len,
446 DMA_FROM_DEVICE))
447 return;
448
449 if (chip->options & NAND_BUSWIDTH_16)
450 ioread16_rep(nand->activecs->io.virt, buf, len / 2);
451 else
452 ioread8_rep(nand->activecs->io.virt, buf, len);
453}
454
Boris Brezillonc0739d82018-09-06 14:05:23 +0200455static void atmel_nand_write_buf(struct nand_chip *chip, const u8 *buf, int len)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100456{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100457 struct atmel_nand *nand = to_atmel_nand(chip);
458 struct atmel_nand_controller *nc;
459
460 nc = to_nand_controller(chip->controller);
461
462 /*
463 * If the controller supports DMA, the buffer address is DMA-able and
464 * len is long enough to make DMA transfers profitable, let's trigger
465 * a DMA transfer. If it fails, fallback to PIO mode.
466 */
467 if (nc->dmac && virt_addr_valid(buf) &&
468 len >= MIN_DMA_LEN &&
469 !atmel_nand_dma_transfer(nc, (void *)buf, nand->activecs->io.dma,
470 len, DMA_TO_DEVICE))
471 return;
472
473 if (chip->options & NAND_BUSWIDTH_16)
474 iowrite16_rep(nand->activecs->io.virt, buf, len / 2);
475 else
476 iowrite8_rep(nand->activecs->io.virt, buf, len);
477}
478
Boris Brezillon50a487e2018-09-06 14:05:27 +0200479static int atmel_nand_dev_ready(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100480{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100481 struct atmel_nand *nand = to_atmel_nand(chip);
482
483 return gpiod_get_value(nand->activecs->rb.gpio);
484}
485
Boris Brezillon758b56f2018-09-06 14:05:24 +0200486static void atmel_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100487{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100488 struct atmel_nand *nand = to_atmel_nand(chip);
489
490 if (cs < 0 || cs >= nand->numcs) {
491 nand->activecs = NULL;
Boris Brezillon8395b752018-09-07 00:38:37 +0200492 chip->legacy.dev_ready = NULL;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100493 return;
494 }
495
496 nand->activecs = &nand->cs[cs];
497
498 if (nand->activecs->rb.type == ATMEL_NAND_GPIO_RB)
Boris Brezillon8395b752018-09-07 00:38:37 +0200499 chip->legacy.dev_ready = atmel_nand_dev_ready;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100500}
501
Boris Brezillon50a487e2018-09-06 14:05:27 +0200502static int atmel_hsmc_nand_dev_ready(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100503{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100504 struct atmel_nand *nand = to_atmel_nand(chip);
505 struct atmel_hsmc_nand_controller *nc;
506 u32 status;
507
508 nc = to_hsmc_nand_controller(chip->controller);
509
510 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &status);
511
512 return status & ATMEL_HSMC_NFC_SR_RBEDGE(nand->activecs->rb.id);
513}
514
Boris Brezillon758b56f2018-09-06 14:05:24 +0200515static void atmel_hsmc_nand_select_chip(struct nand_chip *chip, int cs)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100516{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200517 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100518 struct atmel_nand *nand = to_atmel_nand(chip);
519 struct atmel_hsmc_nand_controller *nc;
520
521 nc = to_hsmc_nand_controller(chip->controller);
522
Boris Brezillon758b56f2018-09-06 14:05:24 +0200523 atmel_nand_select_chip(chip, cs);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100524
525 if (!nand->activecs) {
526 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
527 ATMEL_HSMC_NFC_CTRL_DIS);
528 return;
529 }
530
531 if (nand->activecs->rb.type == ATMEL_NAND_NATIVE_RB)
Boris Brezillon8395b752018-09-07 00:38:37 +0200532 chip->legacy.dev_ready = atmel_hsmc_nand_dev_ready;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100533
534 regmap_update_bits(nc->base.smc, ATMEL_HSMC_NFC_CFG,
535 ATMEL_HSMC_NFC_CFG_PAGESIZE_MASK |
536 ATMEL_HSMC_NFC_CFG_SPARESIZE_MASK |
537 ATMEL_HSMC_NFC_CFG_RSPARE |
538 ATMEL_HSMC_NFC_CFG_WSPARE,
539 ATMEL_HSMC_NFC_CFG_PAGESIZE(mtd->writesize) |
540 ATMEL_HSMC_NFC_CFG_SPARESIZE(mtd->oobsize) |
541 ATMEL_HSMC_NFC_CFG_RSPARE);
542 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CTRL,
543 ATMEL_HSMC_NFC_CTRL_EN);
544}
545
546static int atmel_nfc_exec_op(struct atmel_hsmc_nand_controller *nc, bool poll)
547{
548 u8 *addrs = nc->op.addrs;
549 unsigned int op = 0;
550 u32 addr, val;
551 int i, ret;
552
553 nc->op.wait = ATMEL_HSMC_NFC_SR_CMDDONE;
554
555 for (i = 0; i < nc->op.ncmds; i++)
556 op |= ATMEL_NFC_CMD(i, nc->op.cmds[i]);
557
558 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
559 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_ADDR, *addrs++);
560
561 op |= ATMEL_NFC_CSID(nc->op.cs) |
562 ATMEL_NFC_ACYCLE(nc->op.naddrs);
563
564 if (nc->op.ncmds > 1)
565 op |= ATMEL_NFC_VCMD2;
566
567 addr = addrs[0] | (addrs[1] << 8) | (addrs[2] << 16) |
568 (addrs[3] << 24);
569
570 if (nc->op.data != ATMEL_NFC_NO_DATA) {
571 op |= ATMEL_NFC_DATAEN;
572 nc->op.wait |= ATMEL_HSMC_NFC_SR_XFRDONE;
573
574 if (nc->op.data == ATMEL_NFC_WRITE_DATA)
575 op |= ATMEL_NFC_NFCWR;
576 }
577
578 /* Clear all flags. */
579 regmap_read(nc->base.smc, ATMEL_HSMC_NFC_SR, &val);
580
581 /* Send the command. */
582 regmap_write(nc->io, op, addr);
583
584 ret = atmel_nfc_wait(nc, poll, 0);
585 if (ret)
586 dev_err(nc->base.dev,
587 "Failed to send NAND command (err = %d)!",
588 ret);
589
590 /* Reset the op state. */
591 memset(&nc->op, 0, sizeof(nc->op));
592
593 return ret;
594}
595
Boris Brezillon0f808c12018-09-06 14:05:26 +0200596static void atmel_hsmc_nand_cmd_ctrl(struct nand_chip *chip, int dat,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100597 unsigned int ctrl)
598{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100599 struct atmel_nand *nand = to_atmel_nand(chip);
600 struct atmel_hsmc_nand_controller *nc;
601
602 nc = to_hsmc_nand_controller(chip->controller);
603
604 if (ctrl & NAND_ALE) {
605 if (nc->op.naddrs == ATMEL_NFC_MAX_ADDR_CYCLES)
606 return;
607
608 nc->op.addrs[nc->op.naddrs++] = dat;
609 } else if (ctrl & NAND_CLE) {
610 if (nc->op.ncmds > 1)
611 return;
612
613 nc->op.cmds[nc->op.ncmds++] = dat;
614 }
615
616 if (dat == NAND_CMD_NONE) {
617 nc->op.cs = nand->activecs->id;
618 atmel_nfc_exec_op(nc, true);
619 }
620}
621
Boris Brezillon0f808c12018-09-06 14:05:26 +0200622static void atmel_nand_cmd_ctrl(struct nand_chip *chip, int cmd,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100623 unsigned int ctrl)
624{
Boris Brezillonf88fc122017-03-16 09:02:40 +0100625 struct atmel_nand *nand = to_atmel_nand(chip);
626 struct atmel_nand_controller *nc;
627
628 nc = to_nand_controller(chip->controller);
629
630 if ((ctrl & NAND_CTRL_CHANGE) && nand->activecs->csgpio) {
631 if (ctrl & NAND_NCE)
632 gpiod_set_value(nand->activecs->csgpio, 0);
633 else
634 gpiod_set_value(nand->activecs->csgpio, 1);
635 }
636
637 if (ctrl & NAND_ALE)
638 writeb(cmd, nand->activecs->io.virt + nc->caps->ale_offs);
639 else if (ctrl & NAND_CLE)
640 writeb(cmd, nand->activecs->io.virt + nc->caps->cle_offs);
641}
642
643static void atmel_nfc_copy_to_sram(struct nand_chip *chip, const u8 *buf,
644 bool oob_required)
645{
646 struct mtd_info *mtd = nand_to_mtd(chip);
647 struct atmel_hsmc_nand_controller *nc;
648 int ret = -EIO;
649
650 nc = to_hsmc_nand_controller(chip->controller);
651
652 if (nc->base.dmac)
653 ret = atmel_nand_dma_transfer(&nc->base, (void *)buf,
654 nc->sram.dma, mtd->writesize,
655 DMA_TO_DEVICE);
656
657 /* Falling back to CPU copy. */
658 if (ret)
659 memcpy_toio(nc->sram.virt, buf, mtd->writesize);
660
661 if (oob_required)
662 memcpy_toio(nc->sram.virt + mtd->writesize, chip->oob_poi,
663 mtd->oobsize);
664}
665
666static void atmel_nfc_copy_from_sram(struct nand_chip *chip, u8 *buf,
667 bool oob_required)
668{
669 struct mtd_info *mtd = nand_to_mtd(chip);
670 struct atmel_hsmc_nand_controller *nc;
671 int ret = -EIO;
672
673 nc = to_hsmc_nand_controller(chip->controller);
674
675 if (nc->base.dmac)
676 ret = atmel_nand_dma_transfer(&nc->base, buf, nc->sram.dma,
677 mtd->writesize, DMA_FROM_DEVICE);
678
679 /* Falling back to CPU copy. */
680 if (ret)
681 memcpy_fromio(buf, nc->sram.virt, mtd->writesize);
682
683 if (oob_required)
684 memcpy_fromio(chip->oob_poi, nc->sram.virt + mtd->writesize,
685 mtd->oobsize);
686}
687
688static void atmel_nfc_set_op_addr(struct nand_chip *chip, int page, int column)
689{
690 struct mtd_info *mtd = nand_to_mtd(chip);
691 struct atmel_hsmc_nand_controller *nc;
692
693 nc = to_hsmc_nand_controller(chip->controller);
694
695 if (column >= 0) {
696 nc->op.addrs[nc->op.naddrs++] = column;
697
698 /*
699 * 2 address cycles for the column offset on large page NANDs.
700 */
701 if (mtd->writesize > 512)
702 nc->op.addrs[nc->op.naddrs++] = column >> 8;
703 }
704
705 if (page >= 0) {
706 nc->op.addrs[nc->op.naddrs++] = page;
707 nc->op.addrs[nc->op.naddrs++] = page >> 8;
708
Masahiro Yamada14157f82017-09-13 11:05:50 +0900709 if (chip->options & NAND_ROW_ADDR_3)
Boris Brezillonf88fc122017-03-16 09:02:40 +0100710 nc->op.addrs[nc->op.naddrs++] = page >> 16;
711 }
712}
713
714static int atmel_nand_pmecc_enable(struct nand_chip *chip, int op, bool raw)
715{
716 struct atmel_nand *nand = to_atmel_nand(chip);
717 struct atmel_nand_controller *nc;
718 int ret;
719
720 nc = to_nand_controller(chip->controller);
721
722 if (raw)
723 return 0;
724
725 ret = atmel_pmecc_enable(nand->pmecc, op);
726 if (ret)
727 dev_err(nc->dev,
728 "Failed to enable ECC engine (err = %d)\n", ret);
729
730 return ret;
731}
732
733static void atmel_nand_pmecc_disable(struct nand_chip *chip, bool raw)
734{
735 struct atmel_nand *nand = to_atmel_nand(chip);
736
737 if (!raw)
738 atmel_pmecc_disable(nand->pmecc);
739}
740
741static int atmel_nand_pmecc_generate_eccbytes(struct nand_chip *chip, bool raw)
742{
743 struct atmel_nand *nand = to_atmel_nand(chip);
744 struct mtd_info *mtd = nand_to_mtd(chip);
745 struct atmel_nand_controller *nc;
746 struct mtd_oob_region oobregion;
747 void *eccbuf;
748 int ret, i;
749
750 nc = to_nand_controller(chip->controller);
751
752 if (raw)
753 return 0;
754
755 ret = atmel_pmecc_wait_rdy(nand->pmecc);
756 if (ret) {
757 dev_err(nc->dev,
758 "Failed to transfer NAND page data (err = %d)\n",
759 ret);
760 return ret;
761 }
762
763 mtd_ooblayout_ecc(mtd, 0, &oobregion);
764 eccbuf = chip->oob_poi + oobregion.offset;
765
766 for (i = 0; i < chip->ecc.steps; i++) {
767 atmel_pmecc_get_generated_eccbytes(nand->pmecc, i,
768 eccbuf);
769 eccbuf += chip->ecc.bytes;
770 }
771
772 return 0;
773}
774
775static int atmel_nand_pmecc_correct_data(struct nand_chip *chip, void *buf,
776 bool raw)
777{
778 struct atmel_nand *nand = to_atmel_nand(chip);
779 struct mtd_info *mtd = nand_to_mtd(chip);
780 struct atmel_nand_controller *nc;
781 struct mtd_oob_region oobregion;
782 int ret, i, max_bitflips = 0;
783 void *databuf, *eccbuf;
784
785 nc = to_nand_controller(chip->controller);
786
787 if (raw)
788 return 0;
789
790 ret = atmel_pmecc_wait_rdy(nand->pmecc);
791 if (ret) {
792 dev_err(nc->dev,
793 "Failed to read NAND page data (err = %d)\n",
794 ret);
795 return ret;
796 }
797
798 mtd_ooblayout_ecc(mtd, 0, &oobregion);
799 eccbuf = chip->oob_poi + oobregion.offset;
800 databuf = buf;
801
802 for (i = 0; i < chip->ecc.steps; i++) {
803 ret = atmel_pmecc_correct_sector(nand->pmecc, i, databuf,
804 eccbuf);
805 if (ret < 0 && !atmel_pmecc_correct_erased_chunks(nand->pmecc))
806 ret = nand_check_erased_ecc_chunk(databuf,
807 chip->ecc.size,
808 eccbuf,
809 chip->ecc.bytes,
810 NULL, 0,
811 chip->ecc.strength);
812
813 if (ret >= 0)
814 max_bitflips = max(ret, max_bitflips);
815 else
816 mtd->ecc_stats.failed++;
817
818 databuf += chip->ecc.size;
819 eccbuf += chip->ecc.bytes;
820 }
821
822 return max_bitflips;
823}
824
825static int atmel_nand_pmecc_write_pg(struct nand_chip *chip, const u8 *buf,
826 bool oob_required, int page, bool raw)
827{
828 struct mtd_info *mtd = nand_to_mtd(chip);
829 struct atmel_nand *nand = to_atmel_nand(chip);
830 int ret;
831
Boris Brezillon25f815f2017-11-30 18:01:30 +0100832 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
833
Boris Brezillonf88fc122017-03-16 09:02:40 +0100834 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
835 if (ret)
836 return ret;
837
Boris Brezillonc0739d82018-09-06 14:05:23 +0200838 atmel_nand_write_buf(chip, buf, mtd->writesize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100839
840 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
841 if (ret) {
842 atmel_pmecc_disable(nand->pmecc);
843 return ret;
844 }
845
846 atmel_nand_pmecc_disable(chip, raw);
847
Boris Brezillonc0739d82018-09-06 14:05:23 +0200848 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100849
Boris Brezillon25f815f2017-11-30 18:01:30 +0100850 return nand_prog_page_end_op(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100851}
852
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200853static int atmel_nand_pmecc_write_page(struct nand_chip *chip, const u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100854 int oob_required, int page)
855{
856 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, false);
857}
858
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200859static int atmel_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100860 const u8 *buf, int oob_required,
861 int page)
862{
863 return atmel_nand_pmecc_write_pg(chip, buf, oob_required, page, true);
864}
865
866static int atmel_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
867 bool oob_required, int page, bool raw)
868{
869 struct mtd_info *mtd = nand_to_mtd(chip);
870 int ret;
871
Boris Brezillon25f815f2017-11-30 18:01:30 +0100872 nand_read_page_op(chip, page, 0, NULL, 0);
873
Boris Brezillonf88fc122017-03-16 09:02:40 +0100874 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
875 if (ret)
876 return ret;
877
Boris Brezillon7e534322018-09-06 14:05:22 +0200878 atmel_nand_read_buf(chip, buf, mtd->writesize);
879 atmel_nand_read_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100880
881 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
882
883 atmel_nand_pmecc_disable(chip, raw);
884
885 return ret;
886}
887
Boris Brezillonb9761682018-09-06 14:05:20 +0200888static int atmel_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100889 int oob_required, int page)
890{
891 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, false);
892}
893
Boris Brezillonb9761682018-09-06 14:05:20 +0200894static int atmel_nand_pmecc_read_page_raw(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100895 int oob_required, int page)
896{
897 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page, true);
898}
899
900static int atmel_hsmc_nand_pmecc_write_pg(struct nand_chip *chip,
901 const u8 *buf, bool oob_required,
902 int page, bool raw)
903{
904 struct mtd_info *mtd = nand_to_mtd(chip);
905 struct atmel_nand *nand = to_atmel_nand(chip);
906 struct atmel_hsmc_nand_controller *nc;
Boris Brezillon41145642017-05-16 18:27:49 +0200907 int ret, status;
Boris Brezillonf88fc122017-03-16 09:02:40 +0100908
909 nc = to_hsmc_nand_controller(chip->controller);
910
911 atmel_nfc_copy_to_sram(chip, buf, false);
912
913 nc->op.cmds[0] = NAND_CMD_SEQIN;
914 nc->op.ncmds = 1;
915 atmel_nfc_set_op_addr(chip, page, 0x0);
916 nc->op.cs = nand->activecs->id;
917 nc->op.data = ATMEL_NFC_WRITE_DATA;
918
919 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_WRITE, raw);
920 if (ret)
921 return ret;
922
923 ret = atmel_nfc_exec_op(nc, false);
924 if (ret) {
925 atmel_nand_pmecc_disable(chip, raw);
926 dev_err(nc->base.dev,
927 "Failed to transfer NAND page data (err = %d)\n",
928 ret);
929 return ret;
930 }
931
932 ret = atmel_nand_pmecc_generate_eccbytes(chip, raw);
933
934 atmel_nand_pmecc_disable(chip, raw);
935
936 if (ret)
937 return ret;
938
Boris Brezillonc0739d82018-09-06 14:05:23 +0200939 atmel_nand_write_buf(chip, chip->oob_poi, mtd->oobsize);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100940
941 nc->op.cmds[0] = NAND_CMD_PAGEPROG;
942 nc->op.ncmds = 1;
943 nc->op.cs = nand->activecs->id;
944 ret = atmel_nfc_exec_op(nc, false);
945 if (ret)
946 dev_err(nc->base.dev, "Failed to program NAND page (err = %d)\n",
947 ret);
948
Boris Brezillon8395b752018-09-07 00:38:37 +0200949 status = chip->legacy.waitfunc(chip);
Boris Brezillon41145642017-05-16 18:27:49 +0200950 if (status & NAND_STATUS_FAIL)
951 return -EIO;
952
Boris Brezillonf88fc122017-03-16 09:02:40 +0100953 return ret;
954}
955
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200956static int atmel_hsmc_nand_pmecc_write_page(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100957 const u8 *buf, int oob_required,
958 int page)
959{
960 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
961 false);
962}
963
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200964static int atmel_hsmc_nand_pmecc_write_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +0100965 const u8 *buf,
966 int oob_required, int page)
967{
968 return atmel_hsmc_nand_pmecc_write_pg(chip, buf, oob_required, page,
969 true);
970}
971
972static int atmel_hsmc_nand_pmecc_read_pg(struct nand_chip *chip, u8 *buf,
973 bool oob_required, int page,
974 bool raw)
975{
976 struct mtd_info *mtd = nand_to_mtd(chip);
977 struct atmel_nand *nand = to_atmel_nand(chip);
978 struct atmel_hsmc_nand_controller *nc;
979 int ret;
980
981 nc = to_hsmc_nand_controller(chip->controller);
982
983 /*
984 * Optimized read page accessors only work when the NAND R/B pin is
985 * connected to a native SoC R/B pin. If that's not the case, fallback
986 * to the non-optimized one.
987 */
988 if (nand->activecs->rb.type != ATMEL_NAND_NATIVE_RB) {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100989 nand_read_page_op(chip, page, 0, NULL, 0);
Boris Brezillonf88fc122017-03-16 09:02:40 +0100990
991 return atmel_nand_pmecc_read_pg(chip, buf, oob_required, page,
992 raw);
993 }
994
995 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READ0;
996
997 if (mtd->writesize > 512)
998 nc->op.cmds[nc->op.ncmds++] = NAND_CMD_READSTART;
999
1000 atmel_nfc_set_op_addr(chip, page, 0x0);
1001 nc->op.cs = nand->activecs->id;
1002 nc->op.data = ATMEL_NFC_READ_DATA;
1003
1004 ret = atmel_nand_pmecc_enable(chip, NAND_ECC_READ, raw);
1005 if (ret)
1006 return ret;
1007
1008 ret = atmel_nfc_exec_op(nc, false);
1009 if (ret) {
1010 atmel_nand_pmecc_disable(chip, raw);
1011 dev_err(nc->base.dev,
1012 "Failed to load NAND page data (err = %d)\n",
1013 ret);
1014 return ret;
1015 }
1016
1017 atmel_nfc_copy_from_sram(chip, buf, true);
1018
1019 ret = atmel_nand_pmecc_correct_data(chip, buf, raw);
1020
1021 atmel_nand_pmecc_disable(chip, raw);
1022
1023 return ret;
1024}
1025
Boris Brezillonb9761682018-09-06 14:05:20 +02001026static int atmel_hsmc_nand_pmecc_read_page(struct nand_chip *chip, u8 *buf,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001027 int oob_required, int page)
1028{
1029 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1030 false);
1031}
1032
Boris Brezillonb9761682018-09-06 14:05:20 +02001033static int atmel_hsmc_nand_pmecc_read_page_raw(struct nand_chip *chip,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001034 u8 *buf, int oob_required,
1035 int page)
1036{
1037 return atmel_hsmc_nand_pmecc_read_pg(chip, buf, oob_required, page,
1038 true);
1039}
1040
1041static int atmel_nand_pmecc_init(struct nand_chip *chip)
1042{
1043 struct mtd_info *mtd = nand_to_mtd(chip);
1044 struct atmel_nand *nand = to_atmel_nand(chip);
1045 struct atmel_nand_controller *nc;
1046 struct atmel_pmecc_user_req req;
1047
1048 nc = to_nand_controller(chip->controller);
1049
1050 if (!nc->pmecc) {
1051 dev_err(nc->dev, "HW ECC not supported\n");
1052 return -ENOTSUPP;
1053 }
1054
1055 if (nc->caps->legacy_of_bindings) {
1056 u32 val;
1057
1058 if (!of_property_read_u32(nc->dev->of_node, "atmel,pmecc-cap",
1059 &val))
1060 chip->ecc.strength = val;
1061
1062 if (!of_property_read_u32(nc->dev->of_node,
1063 "atmel,pmecc-sector-size",
1064 &val))
1065 chip->ecc.size = val;
1066 }
1067
1068 if (chip->ecc.options & NAND_ECC_MAXIMIZE)
1069 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1070 else if (chip->ecc.strength)
1071 req.ecc.strength = chip->ecc.strength;
1072 else if (chip->ecc_strength_ds)
1073 req.ecc.strength = chip->ecc_strength_ds;
1074 else
1075 req.ecc.strength = ATMEL_PMECC_MAXIMIZE_ECC_STRENGTH;
1076
1077 if (chip->ecc.size)
1078 req.ecc.sectorsize = chip->ecc.size;
1079 else if (chip->ecc_step_ds)
1080 req.ecc.sectorsize = chip->ecc_step_ds;
1081 else
1082 req.ecc.sectorsize = ATMEL_PMECC_SECTOR_SIZE_AUTO;
1083
1084 req.pagesize = mtd->writesize;
1085 req.oobsize = mtd->oobsize;
1086
1087 if (mtd->writesize <= 512) {
1088 req.ecc.bytes = 4;
1089 req.ecc.ooboffset = 0;
1090 } else {
1091 req.ecc.bytes = mtd->oobsize - 2;
1092 req.ecc.ooboffset = ATMEL_PMECC_OOBOFFSET_AUTO;
1093 }
1094
1095 nand->pmecc = atmel_pmecc_create_user(nc->pmecc, &req);
1096 if (IS_ERR(nand->pmecc))
1097 return PTR_ERR(nand->pmecc);
1098
1099 chip->ecc.algo = NAND_ECC_BCH;
1100 chip->ecc.size = req.ecc.sectorsize;
1101 chip->ecc.bytes = req.ecc.bytes / req.ecc.nsectors;
1102 chip->ecc.strength = req.ecc.strength;
1103
1104 chip->options |= NAND_NO_SUBPAGE_WRITE;
1105
1106 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
1107
1108 return 0;
1109}
1110
Miquel Raynal577e0102018-07-25 15:31:41 +02001111static int atmel_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001112{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001113 struct atmel_nand_controller *nc;
1114 int ret;
1115
1116 nc = to_nand_controller(chip->controller);
1117
1118 switch (chip->ecc.mode) {
1119 case NAND_ECC_NONE:
1120 case NAND_ECC_SOFT:
1121 /*
1122 * Nothing to do, the core will initialize everything for us.
1123 */
1124 break;
1125
1126 case NAND_ECC_HW:
1127 ret = atmel_nand_pmecc_init(chip);
1128 if (ret)
1129 return ret;
1130
1131 chip->ecc.read_page = atmel_nand_pmecc_read_page;
1132 chip->ecc.write_page = atmel_nand_pmecc_write_page;
1133 chip->ecc.read_page_raw = atmel_nand_pmecc_read_page_raw;
1134 chip->ecc.write_page_raw = atmel_nand_pmecc_write_page_raw;
1135 break;
1136
1137 default:
1138 /* Other modes are not supported. */
1139 dev_err(nc->dev, "Unsupported ECC mode: %d\n",
1140 chip->ecc.mode);
1141 return -ENOTSUPP;
1142 }
1143
1144 return 0;
1145}
1146
Miquel Raynal577e0102018-07-25 15:31:41 +02001147static int atmel_hsmc_nand_ecc_init(struct nand_chip *chip)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001148{
Boris Brezillonf88fc122017-03-16 09:02:40 +01001149 int ret;
1150
Miquel Raynal577e0102018-07-25 15:31:41 +02001151 ret = atmel_nand_ecc_init(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001152 if (ret)
1153 return ret;
1154
1155 if (chip->ecc.mode != NAND_ECC_HW)
1156 return 0;
1157
1158 /* Adjust the ECC operations for the HSMC IP. */
1159 chip->ecc.read_page = atmel_hsmc_nand_pmecc_read_page;
1160 chip->ecc.write_page = atmel_hsmc_nand_pmecc_write_page;
1161 chip->ecc.read_page_raw = atmel_hsmc_nand_pmecc_read_page_raw;
1162 chip->ecc.write_page_raw = atmel_hsmc_nand_pmecc_write_page_raw;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001163
1164 return 0;
1165}
1166
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001167static int atmel_smc_nand_prepare_smcconf(struct atmel_nand *nand,
1168 const struct nand_data_interface *conf,
1169 struct atmel_smc_cs_conf *smcconf)
1170{
1171 u32 ncycles, totalcycles, timeps, mckperiodps;
1172 struct atmel_nand_controller *nc;
1173 int ret;
1174
1175 nc = to_nand_controller(nand->base.controller);
1176
1177 /* DDR interface not supported. */
1178 if (conf->type != NAND_SDR_IFACE)
1179 return -ENOTSUPP;
1180
1181 /*
1182 * tRC < 30ns implies EDO mode. This controller does not support this
1183 * mode.
1184 */
Boris Brezillonee02f732017-07-31 10:32:21 +02001185 if (conf->timings.sdr.tRC_min < 30000)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001186 return -ENOTSUPP;
1187
1188 atmel_smc_cs_conf_init(smcconf);
1189
1190 mckperiodps = NSEC_PER_SEC / clk_get_rate(nc->mck);
1191 mckperiodps *= 1000;
1192
1193 /*
1194 * Set write pulse timing. This one is easy to extract:
1195 *
1196 * NWE_PULSE = tWP
1197 */
1198 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWP_min, mckperiodps);
1199 totalcycles = ncycles;
1200 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NWE_SHIFT,
1201 ncycles);
1202 if (ret)
1203 return ret;
1204
1205 /*
1206 * The write setup timing depends on the operation done on the NAND.
1207 * All operations goes through the same data bus, but the operation
1208 * type depends on the address we are writing to (ALE/CLE address
1209 * lines).
1210 * Since we have no way to differentiate the different operations at
1211 * the SMC level, we must consider the worst case (the biggest setup
1212 * time among all operation types):
1213 *
1214 * NWE_SETUP = max(tCLS, tCS, tALS, tDS) - NWE_PULSE
1215 */
1216 timeps = max3(conf->timings.sdr.tCLS_min, conf->timings.sdr.tCS_min,
1217 conf->timings.sdr.tALS_min);
1218 timeps = max(timeps, conf->timings.sdr.tDS_min);
1219 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1220 ncycles = ncycles > totalcycles ? ncycles - totalcycles : 0;
1221 totalcycles += ncycles;
1222 ret = atmel_smc_cs_conf_set_setup(smcconf, ATMEL_SMC_NWE_SHIFT,
1223 ncycles);
1224 if (ret)
1225 return ret;
1226
1227 /*
1228 * As for the write setup timing, the write hold timing depends on the
1229 * operation done on the NAND:
1230 *
1231 * NWE_HOLD = max(tCLH, tCH, tALH, tDH, tWH)
1232 */
1233 timeps = max3(conf->timings.sdr.tCLH_min, conf->timings.sdr.tCH_min,
1234 conf->timings.sdr.tALH_min);
1235 timeps = max3(timeps, conf->timings.sdr.tDH_min,
1236 conf->timings.sdr.tWH_min);
1237 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1238 totalcycles += ncycles;
1239
1240 /*
1241 * The write cycle timing is directly matching tWC, but is also
1242 * dependent on the other timings on the setup and hold timings we
1243 * calculated earlier, which gives:
1244 *
1245 * NWE_CYCLE = max(tWC, NWE_SETUP + NWE_PULSE + NWE_HOLD)
1246 */
1247 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWC_min, mckperiodps);
1248 ncycles = max(totalcycles, ncycles);
1249 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NWE_SHIFT,
1250 ncycles);
1251 if (ret)
1252 return ret;
1253
1254 /*
1255 * We don't want the CS line to be toggled between each byte/word
1256 * transfer to the NAND. The only way to guarantee that is to have the
1257 * NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1258 *
1259 * NCS_WR_PULSE = NWE_CYCLE
1260 */
1261 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_WR_SHIFT,
1262 ncycles);
1263 if (ret)
1264 return ret;
1265
1266 /*
1267 * As for the write setup timing, the read hold timing depends on the
1268 * operation done on the NAND:
1269 *
1270 * NRD_HOLD = max(tREH, tRHOH)
1271 */
1272 timeps = max(conf->timings.sdr.tREH_min, conf->timings.sdr.tRHOH_min);
1273 ncycles = DIV_ROUND_UP(timeps, mckperiodps);
1274 totalcycles = ncycles;
1275
1276 /*
1277 * TDF = tRHZ - NRD_HOLD
1278 */
1279 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRHZ_max, mckperiodps);
1280 ncycles -= totalcycles;
1281
1282 /*
1283 * In ONFI 4.0 specs, tRHZ has been increased to support EDO NANDs and
1284 * we might end up with a config that does not fit in the TDF field.
1285 * Just take the max value in this case and hope that the NAND is more
1286 * tolerant than advertised.
1287 */
1288 if (ncycles > ATMEL_SMC_MODE_TDF_MAX)
1289 ncycles = ATMEL_SMC_MODE_TDF_MAX;
1290 else if (ncycles < ATMEL_SMC_MODE_TDF_MIN)
1291 ncycles = ATMEL_SMC_MODE_TDF_MIN;
1292
1293 smcconf->mode |= ATMEL_SMC_MODE_TDF(ncycles) |
1294 ATMEL_SMC_MODE_TDFMODE_OPTIMIZED;
1295
1296 /*
1297 * Read pulse timing directly matches tRP:
1298 *
1299 * NRD_PULSE = tRP
1300 */
1301 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRP_min, mckperiodps);
1302 totalcycles += ncycles;
1303 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NRD_SHIFT,
1304 ncycles);
1305 if (ret)
1306 return ret;
1307
1308 /*
1309 * The write cycle timing is directly matching tWC, but is also
1310 * dependent on the setup and hold timings we calculated earlier,
1311 * which gives:
1312 *
1313 * NRD_CYCLE = max(tRC, NRD_PULSE + NRD_HOLD)
1314 *
1315 * NRD_SETUP is always 0.
1316 */
1317 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRC_min, mckperiodps);
1318 ncycles = max(totalcycles, ncycles);
1319 ret = atmel_smc_cs_conf_set_cycle(smcconf, ATMEL_SMC_NRD_SHIFT,
1320 ncycles);
1321 if (ret)
1322 return ret;
1323
1324 /*
1325 * We don't want the CS line to be toggled between each byte/word
1326 * transfer from the NAND. The only way to guarantee that is to have
1327 * the NCS_{WR,RD}_{SETUP,HOLD} timings set to 0, which in turn means:
1328 *
1329 * NCS_RD_PULSE = NRD_CYCLE
1330 */
1331 ret = atmel_smc_cs_conf_set_pulse(smcconf, ATMEL_SMC_NCS_RD_SHIFT,
1332 ncycles);
1333 if (ret)
1334 return ret;
1335
1336 /* Txxx timings are directly matching tXXX ones. */
1337 ncycles = DIV_ROUND_UP(conf->timings.sdr.tCLR_min, mckperiodps);
1338 ret = atmel_smc_cs_conf_set_timing(smcconf,
1339 ATMEL_HSMC_TIMINGS_TCLR_SHIFT,
1340 ncycles);
1341 if (ret)
1342 return ret;
1343
1344 ncycles = DIV_ROUND_UP(conf->timings.sdr.tADL_min, mckperiodps);
1345 ret = atmel_smc_cs_conf_set_timing(smcconf,
1346 ATMEL_HSMC_TIMINGS_TADL_SHIFT,
1347 ncycles);
Boris Brezillonbe3e83e2017-08-23 20:45:01 +02001348 /*
1349 * Version 4 of the ONFI spec mandates that tADL be at least 400
1350 * nanoseconds, but, depending on the master clock rate, 400 ns may not
1351 * fit in the tADL field of the SMC reg. We need to relax the check and
1352 * accept the -ERANGE return code.
1353 *
1354 * Note that previous versions of the ONFI spec had a lower tADL_min
1355 * (100 or 200 ns). It's not clear why this timing constraint got
1356 * increased but it seems most NANDs are fine with values lower than
1357 * 400ns, so we should be safe.
1358 */
1359 if (ret && ret != -ERANGE)
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001360 return ret;
1361
1362 ncycles = DIV_ROUND_UP(conf->timings.sdr.tAR_min, mckperiodps);
1363 ret = atmel_smc_cs_conf_set_timing(smcconf,
1364 ATMEL_HSMC_TIMINGS_TAR_SHIFT,
1365 ncycles);
1366 if (ret)
1367 return ret;
1368
1369 ncycles = DIV_ROUND_UP(conf->timings.sdr.tRR_min, mckperiodps);
1370 ret = atmel_smc_cs_conf_set_timing(smcconf,
1371 ATMEL_HSMC_TIMINGS_TRR_SHIFT,
1372 ncycles);
1373 if (ret)
1374 return ret;
1375
1376 ncycles = DIV_ROUND_UP(conf->timings.sdr.tWB_max, mckperiodps);
1377 ret = atmel_smc_cs_conf_set_timing(smcconf,
1378 ATMEL_HSMC_TIMINGS_TWB_SHIFT,
1379 ncycles);
1380 if (ret)
1381 return ret;
1382
1383 /* Attach the CS line to the NFC logic. */
1384 smcconf->timings |= ATMEL_HSMC_TIMINGS_NFSEL;
1385
1386 /* Set the appropriate data bus width. */
1387 if (nand->base.options & NAND_BUSWIDTH_16)
1388 smcconf->mode |= ATMEL_SMC_MODE_DBW_16;
1389
1390 /* Operate in NRD/NWE READ/WRITEMODE. */
1391 smcconf->mode |= ATMEL_SMC_MODE_READMODE_NRD |
1392 ATMEL_SMC_MODE_WRITEMODE_NWE;
1393
1394 return 0;
1395}
1396
1397static int atmel_smc_nand_setup_data_interface(struct atmel_nand *nand,
1398 int csline,
1399 const struct nand_data_interface *conf)
1400{
1401 struct atmel_nand_controller *nc;
1402 struct atmel_smc_cs_conf smcconf;
1403 struct atmel_nand_cs *cs;
1404 int ret;
1405
1406 nc = to_nand_controller(nand->base.controller);
1407
1408 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1409 if (ret)
1410 return ret;
1411
1412 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1413 return 0;
1414
1415 cs = &nand->cs[csline];
1416 cs->smcconf = smcconf;
1417 atmel_smc_cs_conf_apply(nc->smc, cs->id, &cs->smcconf);
1418
1419 return 0;
1420}
1421
1422static int atmel_hsmc_nand_setup_data_interface(struct atmel_nand *nand,
1423 int csline,
1424 const struct nand_data_interface *conf)
1425{
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001426 struct atmel_hsmc_nand_controller *nc;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001427 struct atmel_smc_cs_conf smcconf;
1428 struct atmel_nand_cs *cs;
1429 int ret;
1430
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001431 nc = to_hsmc_nand_controller(nand->base.controller);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001432
1433 ret = atmel_smc_nand_prepare_smcconf(nand, conf, &smcconf);
1434 if (ret)
1435 return ret;
1436
1437 if (csline == NAND_DATA_IFACE_CHECK_ONLY)
1438 return 0;
1439
1440 cs = &nand->cs[csline];
1441 cs->smcconf = smcconf;
1442
1443 if (cs->rb.type == ATMEL_NAND_NATIVE_RB)
1444 cs->smcconf.timings |= ATMEL_HSMC_TIMINGS_RBNSEL(cs->rb.id);
1445
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02001446 atmel_hsmc_cs_conf_apply(nc->base.smc, nc->hsmc_layout, cs->id,
1447 &cs->smcconf);
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001448
1449 return 0;
1450}
1451
Boris Brezillon858838b2018-09-06 14:05:33 +02001452static int atmel_nand_setup_data_interface(struct nand_chip *chip, int csline,
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001453 const struct nand_data_interface *conf)
1454{
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001455 struct atmel_nand *nand = to_atmel_nand(chip);
1456 struct atmel_nand_controller *nc;
1457
1458 nc = to_nand_controller(nand->base.controller);
1459
1460 if (csline >= nand->numcs ||
1461 (csline < 0 && csline != NAND_DATA_IFACE_CHECK_ONLY))
1462 return -EINVAL;
1463
1464 return nc->caps->ops->setup_data_interface(nand, csline, conf);
1465}
1466
Boris Brezillonf88fc122017-03-16 09:02:40 +01001467static void atmel_nand_init(struct atmel_nand_controller *nc,
1468 struct atmel_nand *nand)
1469{
1470 struct nand_chip *chip = &nand->base;
1471 struct mtd_info *mtd = nand_to_mtd(chip);
1472
1473 mtd->dev.parent = nc->dev;
1474 nand->base.controller = &nc->base;
1475
Boris Brezillonbf6065c2018-09-07 00:38:36 +02001476 chip->legacy.cmd_ctrl = atmel_nand_cmd_ctrl;
Boris Brezillon716bbba2018-09-07 00:38:35 +02001477 chip->legacy.read_byte = atmel_nand_read_byte;
1478 chip->legacy.write_byte = atmel_nand_write_byte;
1479 chip->legacy.read_buf = atmel_nand_read_buf;
1480 chip->legacy.write_buf = atmel_nand_write_buf;
Boris Brezillon7d6c37e2018-11-11 08:55:22 +01001481 chip->legacy.select_chip = atmel_nand_select_chip;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001482
Boris Brezillon7a08dba2018-11-11 08:55:24 +01001483 if (!nc->mck || !nc->caps->ops->setup_data_interface)
1484 chip->options |= NAND_KEEP_TIMINGS;
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001485
Boris Brezillonf88fc122017-03-16 09:02:40 +01001486 /* Some NANDs require a longer delay than the default one (20us). */
Boris Brezillon3cece3a2018-09-07 00:38:41 +02001487 chip->legacy.chip_delay = 40;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001488
1489 /*
1490 * Use a bounce buffer when the buffer passed by the MTD user is not
1491 * suitable for DMA.
1492 */
1493 if (nc->dmac)
1494 chip->options |= NAND_USE_BOUNCE_BUFFER;
1495
1496 /* Default to HW ECC if pmecc is available. */
1497 if (nc->pmecc)
1498 chip->ecc.mode = NAND_ECC_HW;
1499}
1500
1501static void atmel_smc_nand_init(struct atmel_nand_controller *nc,
1502 struct atmel_nand *nand)
1503{
1504 struct nand_chip *chip = &nand->base;
1505 struct atmel_smc_nand_controller *smc_nc;
1506 int i;
1507
1508 atmel_nand_init(nc, nand);
1509
1510 smc_nc = to_smc_nand_controller(chip->controller);
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001511 if (!smc_nc->ebi_csa_regmap)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001512 return;
1513
1514 /* Attach the CS to the NAND Flash logic. */
1515 for (i = 0; i < nand->numcs; i++)
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001516 regmap_update_bits(smc_nc->ebi_csa_regmap, smc_nc->ebi_csa_offs,
Boris Brezillonf88fc122017-03-16 09:02:40 +01001517 BIT(nand->cs[i].id), BIT(nand->cs[i].id));
1518}
1519
1520static void atmel_hsmc_nand_init(struct atmel_nand_controller *nc,
1521 struct atmel_nand *nand)
1522{
1523 struct nand_chip *chip = &nand->base;
1524
1525 atmel_nand_init(nc, nand);
1526
1527 /* Overload some methods for the HSMC controller. */
Boris Brezillonbf6065c2018-09-07 00:38:36 +02001528 chip->legacy.cmd_ctrl = atmel_hsmc_nand_cmd_ctrl;
Boris Brezillon7d6c37e2018-11-11 08:55:22 +01001529 chip->legacy.select_chip = atmel_hsmc_nand_select_chip;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001530}
1531
Miquel Raynal79282252018-07-25 15:31:40 +02001532static int atmel_nand_controller_remove_nand(struct atmel_nand *nand)
Boris Brezillonf88fc122017-03-16 09:02:40 +01001533{
1534 struct nand_chip *chip = &nand->base;
1535 struct mtd_info *mtd = nand_to_mtd(chip);
1536 int ret;
1537
1538 ret = mtd_device_unregister(mtd);
1539 if (ret)
1540 return ret;
1541
1542 nand_cleanup(chip);
1543 list_del(&nand->node);
1544
1545 return 0;
1546}
1547
Boris Brezillonf88fc122017-03-16 09:02:40 +01001548static struct atmel_nand *atmel_nand_create(struct atmel_nand_controller *nc,
1549 struct device_node *np,
1550 int reg_cells)
1551{
1552 struct atmel_nand *nand;
1553 struct gpio_desc *gpio;
1554 int numcs, ret, i;
1555
1556 numcs = of_property_count_elems_of_size(np, "reg",
1557 reg_cells * sizeof(u32));
1558 if (numcs < 1) {
1559 dev_err(nc->dev, "Missing or invalid reg property\n");
1560 return ERR_PTR(-EINVAL);
1561 }
1562
Gustavo A. R. Silva2f91eb62018-08-23 20:09:38 -05001563 nand = devm_kzalloc(nc->dev, struct_size(nand, cs, numcs), GFP_KERNEL);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001564 if (!nand) {
1565 dev_err(nc->dev, "Failed to allocate NAND object\n");
1566 return ERR_PTR(-ENOMEM);
1567 }
1568
1569 nand->numcs = numcs;
1570
1571 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "det", 0,
1572 &np->fwnode, GPIOD_IN,
1573 "nand-det");
1574 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1575 dev_err(nc->dev,
1576 "Failed to get detect gpio (err = %ld)\n",
1577 PTR_ERR(gpio));
1578 return ERR_CAST(gpio);
1579 }
1580
1581 if (!IS_ERR(gpio))
1582 nand->cdgpio = gpio;
1583
1584 for (i = 0; i < numcs; i++) {
1585 struct resource res;
1586 u32 val;
1587
1588 ret = of_address_to_resource(np, 0, &res);
1589 if (ret) {
1590 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1591 ret);
1592 return ERR_PTR(ret);
1593 }
1594
1595 ret = of_property_read_u32_index(np, "reg", i * reg_cells,
1596 &val);
1597 if (ret) {
1598 dev_err(nc->dev, "Invalid reg property (err = %d)\n",
1599 ret);
1600 return ERR_PTR(ret);
1601 }
1602
1603 nand->cs[i].id = val;
1604
1605 nand->cs[i].io.dma = res.start;
1606 nand->cs[i].io.virt = devm_ioremap_resource(nc->dev, &res);
1607 if (IS_ERR(nand->cs[i].io.virt))
1608 return ERR_CAST(nand->cs[i].io.virt);
1609
1610 if (!of_property_read_u32(np, "atmel,rb", &val)) {
1611 if (val > ATMEL_NFC_MAX_RB_ID)
1612 return ERR_PTR(-EINVAL);
1613
1614 nand->cs[i].rb.type = ATMEL_NAND_NATIVE_RB;
1615 nand->cs[i].rb.id = val;
1616 } else {
1617 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev,
1618 "rb", i, &np->fwnode,
1619 GPIOD_IN, "nand-rb");
1620 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1621 dev_err(nc->dev,
1622 "Failed to get R/B gpio (err = %ld)\n",
1623 PTR_ERR(gpio));
1624 return ERR_CAST(gpio);
1625 }
1626
1627 if (!IS_ERR(gpio)) {
1628 nand->cs[i].rb.type = ATMEL_NAND_GPIO_RB;
1629 nand->cs[i].rb.gpio = gpio;
1630 }
1631 }
1632
1633 gpio = devm_fwnode_get_index_gpiod_from_child(nc->dev, "cs",
1634 i, &np->fwnode,
1635 GPIOD_OUT_HIGH,
1636 "nand-cs");
1637 if (IS_ERR(gpio) && PTR_ERR(gpio) != -ENOENT) {
1638 dev_err(nc->dev,
1639 "Failed to get CS gpio (err = %ld)\n",
1640 PTR_ERR(gpio));
1641 return ERR_CAST(gpio);
1642 }
1643
1644 if (!IS_ERR(gpio))
1645 nand->cs[i].csgpio = gpio;
1646 }
1647
1648 nand_set_flash_node(&nand->base, np);
1649
1650 return nand;
1651}
1652
1653static int
1654atmel_nand_controller_add_nand(struct atmel_nand_controller *nc,
1655 struct atmel_nand *nand)
1656{
Miquel Raynal577e0102018-07-25 15:31:41 +02001657 struct nand_chip *chip = &nand->base;
1658 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001659 int ret;
1660
1661 /* No card inserted, skip this NAND. */
1662 if (nand->cdgpio && gpiod_get_value(nand->cdgpio)) {
1663 dev_info(nc->dev, "No SmartMedia card inserted.\n");
1664 return 0;
1665 }
1666
1667 nc->caps->ops->nand_init(nc, nand);
1668
Boris Brezillon00ad3782018-09-06 14:05:14 +02001669 ret = nand_scan(chip, nand->numcs);
Miquel Raynal79282252018-07-25 15:31:40 +02001670 if (ret) {
Miquel Raynal577e0102018-07-25 15:31:41 +02001671 dev_err(nc->dev, "NAND scan failed: %d\n", ret);
Miquel Raynal79282252018-07-25 15:31:40 +02001672 return ret;
1673 }
1674
1675 ret = mtd_device_register(mtd, NULL, 0);
1676 if (ret) {
1677 dev_err(nc->dev, "Failed to register mtd device: %d\n", ret);
1678 nand_cleanup(chip);
1679 return ret;
1680 }
1681
1682 list_add_tail(&nand->node, &nc->chips);
1683
1684 return 0;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001685}
1686
1687static int
1688atmel_nand_controller_remove_nands(struct atmel_nand_controller *nc)
1689{
1690 struct atmel_nand *nand, *tmp;
1691 int ret;
1692
1693 list_for_each_entry_safe(nand, tmp, &nc->chips, node) {
Miquel Raynal79282252018-07-25 15:31:40 +02001694 ret = atmel_nand_controller_remove_nand(nand);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001695 if (ret)
1696 return ret;
1697 }
1698
1699 return 0;
1700}
1701
1702static int
1703atmel_nand_controller_legacy_add_nands(struct atmel_nand_controller *nc)
1704{
1705 struct device *dev = nc->dev;
1706 struct platform_device *pdev = to_platform_device(dev);
1707 struct atmel_nand *nand;
1708 struct gpio_desc *gpio;
1709 struct resource *res;
1710
1711 /*
1712 * Legacy bindings only allow connecting a single NAND with a unique CS
1713 * line to the controller.
1714 */
1715 nand = devm_kzalloc(nc->dev, sizeof(*nand) + sizeof(*nand->cs),
1716 GFP_KERNEL);
1717 if (!nand)
1718 return -ENOMEM;
1719
1720 nand->numcs = 1;
1721
1722 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1723 nand->cs[0].io.virt = devm_ioremap_resource(dev, res);
1724 if (IS_ERR(nand->cs[0].io.virt))
1725 return PTR_ERR(nand->cs[0].io.virt);
1726
1727 nand->cs[0].io.dma = res->start;
1728
1729 /*
1730 * The old driver was hardcoding the CS id to 3 for all sama5
1731 * controllers. Since this id is only meaningful for the sama5
1732 * controller we can safely assign this id to 3 no matter the
1733 * controller.
1734 * If one wants to connect a NAND to a different CS line, he will
1735 * have to use the new bindings.
1736 */
1737 nand->cs[0].id = 3;
1738
1739 /* R/B GPIO. */
1740 gpio = devm_gpiod_get_index_optional(dev, NULL, 0, GPIOD_IN);
1741 if (IS_ERR(gpio)) {
1742 dev_err(dev, "Failed to get R/B gpio (err = %ld)\n",
1743 PTR_ERR(gpio));
1744 return PTR_ERR(gpio);
1745 }
1746
1747 if (gpio) {
1748 nand->cs[0].rb.type = ATMEL_NAND_GPIO_RB;
1749 nand->cs[0].rb.gpio = gpio;
1750 }
1751
1752 /* CS GPIO. */
1753 gpio = devm_gpiod_get_index_optional(dev, NULL, 1, GPIOD_OUT_HIGH);
1754 if (IS_ERR(gpio)) {
1755 dev_err(dev, "Failed to get CS gpio (err = %ld)\n",
1756 PTR_ERR(gpio));
1757 return PTR_ERR(gpio);
1758 }
1759
1760 nand->cs[0].csgpio = gpio;
1761
1762 /* Card detect GPIO. */
1763 gpio = devm_gpiod_get_index_optional(nc->dev, NULL, 2, GPIOD_IN);
1764 if (IS_ERR(gpio)) {
1765 dev_err(dev,
1766 "Failed to get detect gpio (err = %ld)\n",
1767 PTR_ERR(gpio));
1768 return PTR_ERR(gpio);
1769 }
1770
1771 nand->cdgpio = gpio;
1772
1773 nand_set_flash_node(&nand->base, nc->dev->of_node);
1774
1775 return atmel_nand_controller_add_nand(nc, nand);
1776}
1777
1778static int atmel_nand_controller_add_nands(struct atmel_nand_controller *nc)
1779{
1780 struct device_node *np, *nand_np;
1781 struct device *dev = nc->dev;
1782 int ret, reg_cells;
1783 u32 val;
1784
1785 /* We do not retrieve the SMC syscon when parsing old DTs. */
1786 if (nc->caps->legacy_of_bindings)
1787 return atmel_nand_controller_legacy_add_nands(nc);
1788
1789 np = dev->of_node;
1790
1791 ret = of_property_read_u32(np, "#address-cells", &val);
1792 if (ret) {
1793 dev_err(dev, "missing #address-cells property\n");
1794 return ret;
1795 }
1796
1797 reg_cells = val;
1798
1799 ret = of_property_read_u32(np, "#size-cells", &val);
1800 if (ret) {
1801 dev_err(dev, "missing #address-cells property\n");
1802 return ret;
1803 }
1804
1805 reg_cells += val;
1806
1807 for_each_child_of_node(np, nand_np) {
1808 struct atmel_nand *nand;
1809
1810 nand = atmel_nand_create(nc, nand_np, reg_cells);
1811 if (IS_ERR(nand)) {
1812 ret = PTR_ERR(nand);
1813 goto err;
1814 }
1815
1816 ret = atmel_nand_controller_add_nand(nc, nand);
1817 if (ret)
1818 goto err;
1819 }
1820
1821 return 0;
1822
1823err:
1824 atmel_nand_controller_remove_nands(nc);
1825
1826 return ret;
1827}
1828
1829static void atmel_nand_controller_cleanup(struct atmel_nand_controller *nc)
1830{
1831 if (nc->dmac)
1832 dma_release_channel(nc->dmac);
1833
1834 clk_put(nc->mck);
1835}
1836
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001837static const struct of_device_id atmel_ebi_csa_regmap_of_ids[] = {
Boris Brezillonf88fc122017-03-16 09:02:40 +01001838 {
1839 .compatible = "atmel,at91sam9260-matrix",
1840 .data = (void *)AT91SAM9260_MATRIX_EBICSA,
1841 },
1842 {
1843 .compatible = "atmel,at91sam9261-matrix",
1844 .data = (void *)AT91SAM9261_MATRIX_EBICSA,
1845 },
1846 {
1847 .compatible = "atmel,at91sam9263-matrix",
1848 .data = (void *)AT91SAM9263_MATRIX_EBI0CSA,
1849 },
1850 {
1851 .compatible = "atmel,at91sam9rl-matrix",
1852 .data = (void *)AT91SAM9RL_MATRIX_EBICSA,
1853 },
1854 {
1855 .compatible = "atmel,at91sam9g45-matrix",
1856 .data = (void *)AT91SAM9G45_MATRIX_EBICSA,
1857 },
1858 {
1859 .compatible = "atmel,at91sam9n12-matrix",
1860 .data = (void *)AT91SAM9N12_MATRIX_EBICSA,
1861 },
1862 {
1863 .compatible = "atmel,at91sam9x5-matrix",
1864 .data = (void *)AT91SAM9X5_MATRIX_EBICSA,
1865 },
Christophe Jaillet038e8ad6e2017-04-11 07:22:52 +02001866 { /* sentinel */ },
Boris Brezillonf88fc122017-03-16 09:02:40 +01001867};
1868
Miquel Raynal577e0102018-07-25 15:31:41 +02001869static int atmel_nand_attach_chip(struct nand_chip *chip)
1870{
1871 struct atmel_nand_controller *nc = to_nand_controller(chip->controller);
1872 struct atmel_nand *nand = to_atmel_nand(chip);
1873 struct mtd_info *mtd = nand_to_mtd(chip);
1874 int ret;
1875
1876 ret = nc->caps->ops->ecc_init(chip);
1877 if (ret)
1878 return ret;
1879
1880 if (nc->caps->legacy_of_bindings || !nc->dev->of_node) {
1881 /*
1882 * We keep the MTD name unchanged to avoid breaking platforms
1883 * where the MTD cmdline parser is used and the bootloader
1884 * has not been updated to use the new naming scheme.
1885 */
1886 mtd->name = "atmel_nand";
1887 } else if (!mtd->name) {
1888 /*
1889 * If the new bindings are used and the bootloader has not been
1890 * updated to pass a new mtdparts parameter on the cmdline, you
1891 * should define the following property in your nand node:
1892 *
1893 * label = "atmel_nand";
1894 *
1895 * This way, mtd->name will be set by the core when
1896 * nand_set_flash_node() is called.
1897 */
1898 mtd->name = devm_kasprintf(nc->dev, GFP_KERNEL,
1899 "%s:nand.%d", dev_name(nc->dev),
1900 nand->cs[0].id);
1901 if (!mtd->name) {
1902 dev_err(nc->dev, "Failed to allocate mtd->name\n");
1903 return -ENOMEM;
1904 }
1905 }
1906
1907 return 0;
1908}
1909
1910static const struct nand_controller_ops atmel_nand_controller_ops = {
1911 .attach_chip = atmel_nand_attach_chip,
Boris Brezillon7a08dba2018-11-11 08:55:24 +01001912 .setup_data_interface = atmel_nand_setup_data_interface,
Miquel Raynal577e0102018-07-25 15:31:41 +02001913};
1914
Boris Brezillonf88fc122017-03-16 09:02:40 +01001915static int atmel_nand_controller_init(struct atmel_nand_controller *nc,
1916 struct platform_device *pdev,
1917 const struct atmel_nand_controller_caps *caps)
1918{
1919 struct device *dev = &pdev->dev;
1920 struct device_node *np = dev->of_node;
1921 int ret;
1922
Miquel Raynal7da45132018-07-17 09:08:02 +02001923 nand_controller_init(&nc->base);
Miquel Raynal577e0102018-07-25 15:31:41 +02001924 nc->base.ops = &atmel_nand_controller_ops;
Boris Brezillonf88fc122017-03-16 09:02:40 +01001925 INIT_LIST_HEAD(&nc->chips);
1926 nc->dev = dev;
1927 nc->caps = caps;
1928
1929 platform_set_drvdata(pdev, nc);
1930
1931 nc->pmecc = devm_atmel_pmecc_get(dev);
1932 if (IS_ERR(nc->pmecc)) {
1933 ret = PTR_ERR(nc->pmecc);
1934 if (ret != -EPROBE_DEFER)
1935 dev_err(dev, "Could not get PMECC object (err = %d)\n",
1936 ret);
1937 return ret;
1938 }
1939
Peter Rosinefc63622018-03-29 15:10:54 +02001940 if (nc->caps->has_dma && !atmel_nand_avoid_dma) {
Boris Brezillonf88fc122017-03-16 09:02:40 +01001941 dma_cap_mask_t mask;
1942
1943 dma_cap_zero(mask);
1944 dma_cap_set(DMA_MEMCPY, mask);
1945
1946 nc->dmac = dma_request_channel(mask, NULL, NULL);
1947 if (!nc->dmac)
1948 dev_err(nc->dev, "Failed to request DMA channel\n");
1949 }
1950
1951 /* We do not retrieve the SMC syscon when parsing old DTs. */
1952 if (nc->caps->legacy_of_bindings)
1953 return 0;
1954
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01001955 nc->mck = of_clk_get(dev->parent->of_node, 0);
1956 if (IS_ERR(nc->mck)) {
1957 dev_err(dev, "Failed to retrieve MCK clk\n");
1958 return PTR_ERR(nc->mck);
1959 }
1960
Boris Brezillonf88fc122017-03-16 09:02:40 +01001961 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
1962 if (!np) {
1963 dev_err(dev, "Missing or invalid atmel,smc property\n");
1964 return -EINVAL;
1965 }
1966
1967 nc->smc = syscon_node_to_regmap(np);
1968 of_node_put(np);
1969 if (IS_ERR(nc->smc)) {
Dan Carpenter70106dd2017-04-04 11:15:46 +03001970 ret = PTR_ERR(nc->smc);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001971 dev_err(dev, "Could not get SMC regmap (err = %d)\n", ret);
1972 return ret;
1973 }
1974
1975 return 0;
1976}
1977
1978static int
1979atmel_smc_nand_controller_init(struct atmel_smc_nand_controller *nc)
1980{
1981 struct device *dev = nc->base.dev;
1982 const struct of_device_id *match;
1983 struct device_node *np;
1984 int ret;
1985
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001986 /* We do not retrieve the EBICSA regmap when parsing old DTs. */
Boris Brezillonf88fc122017-03-16 09:02:40 +01001987 if (nc->base.caps->legacy_of_bindings)
1988 return 0;
1989
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001990 np = of_parse_phandle(dev->parent->of_node,
1991 nc->base.caps->ebi_csa_regmap_name, 0);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001992 if (!np)
1993 return 0;
1994
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00001995 match = of_match_node(atmel_ebi_csa_regmap_of_ids, np);
Boris Brezillonf88fc122017-03-16 09:02:40 +01001996 if (!match) {
1997 of_node_put(np);
1998 return 0;
1999 }
2000
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002001 nc->ebi_csa_regmap = syscon_node_to_regmap(np);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002002 of_node_put(np);
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002003 if (IS_ERR(nc->ebi_csa_regmap)) {
2004 ret = PTR_ERR(nc->ebi_csa_regmap);
2005 dev_err(dev, "Could not get EBICSA regmap (err = %d)\n", ret);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002006 return ret;
2007 }
2008
Boris Brezillone6848512018-07-09 22:09:22 +02002009 nc->ebi_csa_offs = (uintptr_t)match->data;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002010
2011 /*
2012 * The at91sam9263 has 2 EBIs, if the NAND controller is under EBI1
2013 * add 4 to ->ebi_csa_offs.
2014 */
2015 if (of_device_is_compatible(dev->parent->of_node,
2016 "atmel,at91sam9263-ebi1"))
2017 nc->ebi_csa_offs += 4;
2018
2019 return 0;
2020}
2021
2022static int
2023atmel_hsmc_nand_controller_legacy_init(struct atmel_hsmc_nand_controller *nc)
2024{
2025 struct regmap_config regmap_conf = {
2026 .reg_bits = 32,
2027 .val_bits = 32,
2028 .reg_stride = 4,
2029 };
2030
2031 struct device *dev = nc->base.dev;
2032 struct device_node *nand_np, *nfc_np;
2033 void __iomem *iomem;
2034 struct resource res;
2035 int ret;
2036
2037 nand_np = dev->of_node;
Johan Hovold5d1e9c22018-08-27 10:21:49 +02002038 nfc_np = of_get_compatible_child(dev->of_node, "atmel,sama5d3-nfc");
Gustavo A. R. Silvafbed2022018-09-18 08:55:55 -05002039 if (!nfc_np) {
2040 dev_err(dev, "Could not find device node for sama5d3-nfc\n");
2041 return -ENODEV;
2042 }
Boris Brezillonf88fc122017-03-16 09:02:40 +01002043
2044 nc->clk = of_clk_get(nfc_np, 0);
2045 if (IS_ERR(nc->clk)) {
2046 ret = PTR_ERR(nc->clk);
2047 dev_err(dev, "Failed to retrieve HSMC clock (err = %d)\n",
2048 ret);
2049 goto out;
2050 }
2051
2052 ret = clk_prepare_enable(nc->clk);
2053 if (ret) {
2054 dev_err(dev, "Failed to enable the HSMC clock (err = %d)\n",
2055 ret);
2056 goto out;
2057 }
2058
2059 nc->irq = of_irq_get(nand_np, 0);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002060 if (nc->irq <= 0) {
2061 ret = nc->irq ?: -ENXIO;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002062 if (ret != -EPROBE_DEFER)
2063 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
2064 ret);
2065 goto out;
2066 }
2067
2068 ret = of_address_to_resource(nfc_np, 0, &res);
2069 if (ret) {
2070 dev_err(dev, "Invalid or missing NFC IO resource (err = %d)\n",
2071 ret);
2072 goto out;
2073 }
2074
2075 iomem = devm_ioremap_resource(dev, &res);
2076 if (IS_ERR(iomem)) {
2077 ret = PTR_ERR(iomem);
2078 goto out;
2079 }
2080
2081 regmap_conf.name = "nfc-io";
2082 regmap_conf.max_register = resource_size(&res) - 4;
2083 nc->io = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2084 if (IS_ERR(nc->io)) {
2085 ret = PTR_ERR(nc->io);
2086 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2087 ret);
2088 goto out;
2089 }
2090
2091 ret = of_address_to_resource(nfc_np, 1, &res);
2092 if (ret) {
2093 dev_err(dev, "Invalid or missing HSMC resource (err = %d)\n",
2094 ret);
2095 goto out;
2096 }
2097
2098 iomem = devm_ioremap_resource(dev, &res);
2099 if (IS_ERR(iomem)) {
2100 ret = PTR_ERR(iomem);
2101 goto out;
2102 }
2103
2104 regmap_conf.name = "smc";
2105 regmap_conf.max_register = resource_size(&res) - 4;
2106 nc->base.smc = devm_regmap_init_mmio(dev, iomem, &regmap_conf);
2107 if (IS_ERR(nc->base.smc)) {
2108 ret = PTR_ERR(nc->base.smc);
2109 dev_err(dev, "Could not create NFC IO regmap (err = %d)\n",
2110 ret);
2111 goto out;
2112 }
2113
2114 ret = of_address_to_resource(nfc_np, 2, &res);
2115 if (ret) {
2116 dev_err(dev, "Invalid or missing SRAM resource (err = %d)\n",
2117 ret);
2118 goto out;
2119 }
2120
2121 nc->sram.virt = devm_ioremap_resource(dev, &res);
2122 if (IS_ERR(nc->sram.virt)) {
2123 ret = PTR_ERR(nc->sram.virt);
2124 goto out;
2125 }
2126
2127 nc->sram.dma = res.start;
2128
2129out:
2130 of_node_put(nfc_np);
2131
2132 return ret;
2133}
2134
2135static int
2136atmel_hsmc_nand_controller_init(struct atmel_hsmc_nand_controller *nc)
2137{
2138 struct device *dev = nc->base.dev;
2139 struct device_node *np;
2140 int ret;
2141
2142 np = of_parse_phandle(dev->parent->of_node, "atmel,smc", 0);
2143 if (!np) {
2144 dev_err(dev, "Missing or invalid atmel,smc property\n");
2145 return -EINVAL;
2146 }
2147
Ludovic Desrochesb0f3ab22017-07-18 15:22:19 +02002148 nc->hsmc_layout = atmel_hsmc_get_reg_layout(np);
2149
Boris Brezillonf88fc122017-03-16 09:02:40 +01002150 nc->irq = of_irq_get(np, 0);
2151 of_node_put(np);
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002152 if (nc->irq <= 0) {
2153 ret = nc->irq ?: -ENXIO;
2154 if (ret != -EPROBE_DEFER)
Boris Brezillonf88fc122017-03-16 09:02:40 +01002155 dev_err(dev, "Failed to get IRQ number (err = %d)\n",
Sergei Shtylyov892dd182017-08-06 00:14:28 +03002156 ret);
2157 return ret;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002158 }
2159
2160 np = of_parse_phandle(dev->of_node, "atmel,nfc-io", 0);
2161 if (!np) {
2162 dev_err(dev, "Missing or invalid atmel,nfc-io property\n");
2163 return -EINVAL;
2164 }
2165
2166 nc->io = syscon_node_to_regmap(np);
2167 of_node_put(np);
2168 if (IS_ERR(nc->io)) {
2169 ret = PTR_ERR(nc->io);
2170 dev_err(dev, "Could not get NFC IO regmap (err = %d)\n", ret);
2171 return ret;
2172 }
2173
2174 nc->sram.pool = of_gen_pool_get(nc->base.dev->of_node,
2175 "atmel,nfc-sram", 0);
2176 if (!nc->sram.pool) {
2177 dev_err(nc->base.dev, "Missing SRAM\n");
2178 return -ENOMEM;
2179 }
2180
Boris Brezillond28395c2018-07-09 22:09:23 +02002181 nc->sram.virt = (void __iomem *)gen_pool_dma_alloc(nc->sram.pool,
2182 ATMEL_NFC_SRAM_SIZE,
2183 &nc->sram.dma);
Boris Brezillonf88fc122017-03-16 09:02:40 +01002184 if (!nc->sram.virt) {
2185 dev_err(nc->base.dev,
2186 "Could not allocate memory from the NFC SRAM pool\n");
2187 return -ENOMEM;
2188 }
2189
2190 return 0;
2191}
2192
2193static int
2194atmel_hsmc_nand_controller_remove(struct atmel_nand_controller *nc)
2195{
2196 struct atmel_hsmc_nand_controller *hsmc_nc;
2197 int ret;
2198
2199 ret = atmel_nand_controller_remove_nands(nc);
2200 if (ret)
2201 return ret;
2202
2203 hsmc_nc = container_of(nc, struct atmel_hsmc_nand_controller, base);
2204 if (hsmc_nc->sram.pool)
2205 gen_pool_free(hsmc_nc->sram.pool,
2206 (unsigned long)hsmc_nc->sram.virt,
2207 ATMEL_NFC_SRAM_SIZE);
2208
2209 if (hsmc_nc->clk) {
2210 clk_disable_unprepare(hsmc_nc->clk);
2211 clk_put(hsmc_nc->clk);
2212 }
2213
2214 atmel_nand_controller_cleanup(nc);
2215
2216 return 0;
2217}
2218
2219static int atmel_hsmc_nand_controller_probe(struct platform_device *pdev,
2220 const struct atmel_nand_controller_caps *caps)
2221{
2222 struct device *dev = &pdev->dev;
2223 struct atmel_hsmc_nand_controller *nc;
2224 int ret;
2225
2226 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2227 if (!nc)
2228 return -ENOMEM;
2229
2230 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2231 if (ret)
2232 return ret;
2233
2234 if (caps->legacy_of_bindings)
2235 ret = atmel_hsmc_nand_controller_legacy_init(nc);
2236 else
2237 ret = atmel_hsmc_nand_controller_init(nc);
2238
2239 if (ret)
2240 return ret;
2241
2242 /* Make sure all irqs are masked before registering our IRQ handler. */
2243 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_IDR, 0xffffffff);
2244 ret = devm_request_irq(dev, nc->irq, atmel_nfc_interrupt,
2245 IRQF_SHARED, "nfc", nc);
2246 if (ret) {
2247 dev_err(dev,
2248 "Could not get register NFC interrupt handler (err = %d)\n",
2249 ret);
2250 goto err;
2251 }
2252
2253 /* Initial NFC configuration. */
2254 regmap_write(nc->base.smc, ATMEL_HSMC_NFC_CFG,
2255 ATMEL_HSMC_NFC_CFG_DTO_MAX);
2256
2257 ret = atmel_nand_controller_add_nands(&nc->base);
2258 if (ret)
2259 goto err;
2260
2261 return 0;
2262
2263err:
2264 atmel_hsmc_nand_controller_remove(&nc->base);
2265
2266 return ret;
2267}
2268
2269static const struct atmel_nand_controller_ops atmel_hsmc_nc_ops = {
2270 .probe = atmel_hsmc_nand_controller_probe,
2271 .remove = atmel_hsmc_nand_controller_remove,
2272 .ecc_init = atmel_hsmc_nand_ecc_init,
2273 .nand_init = atmel_hsmc_nand_init,
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002274 .setup_data_interface = atmel_hsmc_nand_setup_data_interface,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002275};
2276
2277static const struct atmel_nand_controller_caps atmel_sama5_nc_caps = {
2278 .has_dma = true,
2279 .ale_offs = BIT(21),
2280 .cle_offs = BIT(22),
2281 .ops = &atmel_hsmc_nc_ops,
2282};
2283
2284/* Only used to parse old bindings. */
2285static const struct atmel_nand_controller_caps atmel_sama5_nand_caps = {
2286 .has_dma = true,
2287 .ale_offs = BIT(21),
2288 .cle_offs = BIT(22),
2289 .ops = &atmel_hsmc_nc_ops,
2290 .legacy_of_bindings = true,
2291};
2292
2293static int atmel_smc_nand_controller_probe(struct platform_device *pdev,
2294 const struct atmel_nand_controller_caps *caps)
2295{
2296 struct device *dev = &pdev->dev;
2297 struct atmel_smc_nand_controller *nc;
2298 int ret;
2299
2300 nc = devm_kzalloc(dev, sizeof(*nc), GFP_KERNEL);
2301 if (!nc)
2302 return -ENOMEM;
2303
2304 ret = atmel_nand_controller_init(&nc->base, pdev, caps);
2305 if (ret)
2306 return ret;
2307
2308 ret = atmel_smc_nand_controller_init(nc);
2309 if (ret)
2310 return ret;
2311
2312 return atmel_nand_controller_add_nands(&nc->base);
2313}
2314
2315static int
2316atmel_smc_nand_controller_remove(struct atmel_nand_controller *nc)
2317{
2318 int ret;
2319
2320 ret = atmel_nand_controller_remove_nands(nc);
2321 if (ret)
2322 return ret;
2323
2324 atmel_nand_controller_cleanup(nc);
2325
2326 return 0;
2327}
2328
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002329/*
2330 * The SMC reg layout of at91rm9200 is completely different which prevents us
2331 * from re-using atmel_smc_nand_setup_data_interface() for the
2332 * ->setup_data_interface() hook.
2333 * At this point, there's no support for the at91rm9200 SMC IP, so we leave
2334 * ->setup_data_interface() unassigned.
2335 */
2336static const struct atmel_nand_controller_ops at91rm9200_nc_ops = {
Boris Brezillonf88fc122017-03-16 09:02:40 +01002337 .probe = atmel_smc_nand_controller_probe,
2338 .remove = atmel_smc_nand_controller_remove,
2339 .ecc_init = atmel_nand_ecc_init,
2340 .nand_init = atmel_smc_nand_init,
2341};
2342
2343static const struct atmel_nand_controller_caps atmel_rm9200_nc_caps = {
2344 .ale_offs = BIT(21),
2345 .cle_offs = BIT(22),
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002346 .ebi_csa_regmap_name = "atmel,matrix",
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002347 .ops = &at91rm9200_nc_ops,
2348};
2349
2350static const struct atmel_nand_controller_ops atmel_smc_nc_ops = {
2351 .probe = atmel_smc_nand_controller_probe,
2352 .remove = atmel_smc_nand_controller_remove,
2353 .ecc_init = atmel_nand_ecc_init,
2354 .nand_init = atmel_smc_nand_init,
2355 .setup_data_interface = atmel_smc_nand_setup_data_interface,
2356};
2357
2358static const struct atmel_nand_controller_caps atmel_sam9260_nc_caps = {
2359 .ale_offs = BIT(21),
2360 .cle_offs = BIT(22),
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002361 .ebi_csa_regmap_name = "atmel,matrix",
Boris Brezillonf88fc122017-03-16 09:02:40 +01002362 .ops = &atmel_smc_nc_ops,
2363};
2364
2365static const struct atmel_nand_controller_caps atmel_sam9261_nc_caps = {
2366 .ale_offs = BIT(22),
2367 .cle_offs = BIT(21),
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002368 .ebi_csa_regmap_name = "atmel,matrix",
Boris Brezillonf88fc122017-03-16 09:02:40 +01002369 .ops = &atmel_smc_nc_ops,
2370};
2371
2372static const struct atmel_nand_controller_caps atmel_sam9g45_nc_caps = {
2373 .has_dma = true,
2374 .ale_offs = BIT(21),
2375 .cle_offs = BIT(22),
Tudor Ambaruse2c19c52019-02-13 08:59:58 +00002376 .ebi_csa_regmap_name = "atmel,matrix",
Boris Brezillonf88fc122017-03-16 09:02:40 +01002377 .ops = &atmel_smc_nc_ops,
2378};
2379
2380/* Only used to parse old bindings. */
2381static const struct atmel_nand_controller_caps atmel_rm9200_nand_caps = {
2382 .ale_offs = BIT(21),
2383 .cle_offs = BIT(22),
2384 .ops = &atmel_smc_nc_ops,
2385 .legacy_of_bindings = true,
2386};
2387
2388static const struct atmel_nand_controller_caps atmel_sam9261_nand_caps = {
2389 .ale_offs = BIT(22),
2390 .cle_offs = BIT(21),
2391 .ops = &atmel_smc_nc_ops,
2392 .legacy_of_bindings = true,
2393};
2394
2395static const struct atmel_nand_controller_caps atmel_sam9g45_nand_caps = {
2396 .has_dma = true,
2397 .ale_offs = BIT(21),
2398 .cle_offs = BIT(22),
2399 .ops = &atmel_smc_nc_ops,
2400 .legacy_of_bindings = true,
2401};
2402
2403static const struct of_device_id atmel_nand_controller_of_ids[] = {
2404 {
2405 .compatible = "atmel,at91rm9200-nand-controller",
2406 .data = &atmel_rm9200_nc_caps,
2407 },
2408 {
2409 .compatible = "atmel,at91sam9260-nand-controller",
Boris Brezillonf9ce2ed2017-03-16 09:35:59 +01002410 .data = &atmel_sam9260_nc_caps,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002411 },
2412 {
2413 .compatible = "atmel,at91sam9261-nand-controller",
2414 .data = &atmel_sam9261_nc_caps,
2415 },
2416 {
2417 .compatible = "atmel,at91sam9g45-nand-controller",
2418 .data = &atmel_sam9g45_nc_caps,
2419 },
2420 {
2421 .compatible = "atmel,sama5d3-nand-controller",
2422 .data = &atmel_sama5_nc_caps,
2423 },
2424 /* Support for old/deprecated bindings: */
2425 {
2426 .compatible = "atmel,at91rm9200-nand",
2427 .data = &atmel_rm9200_nand_caps,
2428 },
2429 {
2430 .compatible = "atmel,sama5d4-nand",
2431 .data = &atmel_rm9200_nand_caps,
2432 },
2433 {
2434 .compatible = "atmel,sama5d2-nand",
2435 .data = &atmel_rm9200_nand_caps,
2436 },
2437 { /* sentinel */ },
2438};
2439MODULE_DEVICE_TABLE(of, atmel_nand_controller_of_ids);
2440
2441static int atmel_nand_controller_probe(struct platform_device *pdev)
2442{
2443 const struct atmel_nand_controller_caps *caps;
2444
2445 if (pdev->id_entry)
2446 caps = (void *)pdev->id_entry->driver_data;
2447 else
2448 caps = of_device_get_match_data(&pdev->dev);
2449
2450 if (!caps) {
2451 dev_err(&pdev->dev, "Could not retrieve NFC caps\n");
2452 return -EINVAL;
2453 }
2454
2455 if (caps->legacy_of_bindings) {
Johan Hovold5d1e9c22018-08-27 10:21:49 +02002456 struct device_node *nfc_node;
Boris Brezillonf88fc122017-03-16 09:02:40 +01002457 u32 ale_offs = 21;
2458
2459 /*
2460 * If we are parsing legacy DT props and the DT contains a
2461 * valid NFC node, forward the request to the sama5 logic.
2462 */
Johan Hovold5d1e9c22018-08-27 10:21:49 +02002463 nfc_node = of_get_compatible_child(pdev->dev.of_node,
2464 "atmel,sama5d3-nfc");
2465 if (nfc_node) {
Boris Brezillonf88fc122017-03-16 09:02:40 +01002466 caps = &atmel_sama5_nand_caps;
Johan Hovold5d1e9c22018-08-27 10:21:49 +02002467 of_node_put(nfc_node);
2468 }
Boris Brezillonf88fc122017-03-16 09:02:40 +01002469
2470 /*
2471 * Even if the compatible says we are dealing with an
2472 * at91rm9200 controller, the atmel,nand-has-dma specify that
2473 * this controller supports DMA, which means we are in fact
2474 * dealing with an at91sam9g45+ controller.
2475 */
2476 if (!caps->has_dma &&
2477 of_property_read_bool(pdev->dev.of_node,
2478 "atmel,nand-has-dma"))
2479 caps = &atmel_sam9g45_nand_caps;
2480
2481 /*
2482 * All SoCs except the at91sam9261 are assigning ALE to A21 and
2483 * CLE to A22. If atmel,nand-addr-offset != 21 this means we're
2484 * actually dealing with an at91sam9261 controller.
2485 */
2486 of_property_read_u32(pdev->dev.of_node,
2487 "atmel,nand-addr-offset", &ale_offs);
2488 if (ale_offs != 21)
2489 caps = &atmel_sam9261_nand_caps;
2490 }
2491
2492 return caps->ops->probe(pdev, caps);
2493}
2494
2495static int atmel_nand_controller_remove(struct platform_device *pdev)
2496{
2497 struct atmel_nand_controller *nc = platform_get_drvdata(pdev);
2498
2499 return nc->caps->ops->remove(nc);
2500}
2501
Arnd Bergmann05b6c232017-05-31 10:19:26 +02002502static __maybe_unused int atmel_nand_controller_resume(struct device *dev)
Boris Brezillon6e532af2017-03-16 09:36:00 +01002503{
2504 struct atmel_nand_controller *nc = dev_get_drvdata(dev);
2505 struct atmel_nand *nand;
2506
Romain Izard143b0ab2017-09-28 11:46:23 +02002507 if (nc->pmecc)
2508 atmel_pmecc_reset(nc->pmecc);
2509
Boris Brezillon6e532af2017-03-16 09:36:00 +01002510 list_for_each_entry(nand, &nc->chips, node) {
2511 int i;
2512
2513 for (i = 0; i < nand->numcs; i++)
2514 nand_reset(&nand->base, i);
2515 }
2516
2517 return 0;
2518}
2519
2520static SIMPLE_DEV_PM_OPS(atmel_nand_controller_pm_ops, NULL,
2521 atmel_nand_controller_resume);
2522
Boris Brezillonf88fc122017-03-16 09:02:40 +01002523static struct platform_driver atmel_nand_controller_driver = {
2524 .driver = {
2525 .name = "atmel-nand-controller",
2526 .of_match_table = of_match_ptr(atmel_nand_controller_of_ids),
Boris Brezillon1533bfa2017-10-05 18:57:24 +02002527 .pm = &atmel_nand_controller_pm_ops,
Boris Brezillonf88fc122017-03-16 09:02:40 +01002528 },
2529 .probe = atmel_nand_controller_probe,
2530 .remove = atmel_nand_controller_remove,
2531};
2532module_platform_driver(atmel_nand_controller_driver);
2533
2534MODULE_LICENSE("GPL");
2535MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
2536MODULE_DESCRIPTION("NAND Flash Controller driver for Atmel SoCs");
2537MODULE_ALIAS("platform:atmel-nand-controller");