blob: 3cc56decbadbafaf8336762c0be502020935618a [file] [log] [blame]
Jason Robertsce082592010-05-13 15:57:33 +01001/*
2 * NAND Flash Controller Device Driver
3 * Copyright © 2009-2010, Intel Corporation and its suppliers.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 *
18 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +090019
20#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010021#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090022#include <linux/interrupt.h>
23#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010024#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090025#include <linux/mtd/mtd.h>
26#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090027#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090028#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010029
30#include "denali.h"
31
32MODULE_LICENSE("GPL");
33
Jason Robertsce082592010-05-13 15:57:33 +010034#define DENALI_NAND_NAME "denali-nand"
35
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090036/* Host Data/Command Interface */
37#define DENALI_HOST_ADDR 0x00
38#define DENALI_HOST_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010039
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090040#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
41#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
42#define DENALI_MAP10 (2 << 26) /* high-level control plane */
43#define DENALI_MAP11 (3 << 26) /* direct controller access */
44
45/* MAP11 access cycle type */
46#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
47#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
48#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
49
50/* MAP10 commands */
51#define DENALI_ERASE 0x01
52
53#define DENALI_BANK(denali) ((denali)->active_bank << 24)
54
55#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090056#define DENALI_NR_BANKS 4
57
Masahiro Yamada43914a22014-09-09 11:01:51 +090058/*
Masahiro Yamada1bb88662017-06-13 22:45:37 +090059 * The bus interface clock, clk_x, is phase aligned with the core clock. The
60 * clk_x is an integral multiple N of the core clk. The value N is configured
61 * at IP delivery time, and its available value is 4, 5, or 6. We need to align
62 * to the largest value to make it work with any possible configuration.
Masahiro Yamada43914a22014-09-09 11:01:51 +090063 */
Masahiro Yamada1bb88662017-06-13 22:45:37 +090064#define DENALI_CLK_X_MULT 6
Jason Robertsce082592010-05-13 15:57:33 +010065
Masahiro Yamada43914a22014-09-09 11:01:51 +090066/*
67 * this macro allows us to convert from an MTD structure to our own
Jason Robertsce082592010-05-13 15:57:33 +010068 * device context (denali) structure.
69 */
Boris BREZILLON442f201b2015-12-11 15:06:00 +010070static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
71{
72 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
73}
Jason Robertsce082592010-05-13 15:57:33 +010074
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090075static void denali_host_write(struct denali_nand_info *denali,
76 uint32_t addr, uint32_t data)
Jason Robertsce082592010-05-13 15:57:33 +010077{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090078 iowrite32(addr, denali->host + DENALI_HOST_ADDR);
79 iowrite32(data, denali->host + DENALI_HOST_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010080}
81
Masahiro Yamada43914a22014-09-09 11:01:51 +090082/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010083 * Use the configuration feature register to determine the maximum number of
84 * banks that the hardware supports.
85 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090086static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010087{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090088 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010089
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090090 denali->max_banks = 1 << (features & FEATURES__N_BANKS);
91
92 /* the encoding changed from rev 5.0 to 5.1 */
93 if (denali->revision < 0x0501)
94 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +010095}
96
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090097static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +010098{
Jamie Iles9589bf52011-05-06 15:28:56 +010099 int i;
100
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900101 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900102 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
103 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100104}
105
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900106static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100107{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900108 int i;
109
110 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900111 iowrite32(0, denali->reg + INTR_EN(i));
112 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100113}
114
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900115static void denali_clear_irq(struct denali_nand_info *denali,
116 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100117{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900118 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900119 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100120}
121
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900122static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100123{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900124 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900125
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900126 for (i = 0; i < DENALI_NR_BANKS; i++)
127 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100128}
129
Jason Robertsce082592010-05-13 15:57:33 +0100130static irqreturn_t denali_isr(int irq, void *dev_id)
131{
132 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900133 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900134 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900135 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100136
137 spin_lock(&denali->irq_lock);
138
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900139 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900140 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900141 if (irq_status)
142 ret = IRQ_HANDLED;
143
144 denali_clear_irq(denali, i, irq_status);
145
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900146 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900147 continue;
148
149 denali->irq_status |= irq_status;
150
151 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100152 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100153 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900154
Jason Robertsce082592010-05-13 15:57:33 +0100155 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900156
157 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100158}
Jason Robertsce082592010-05-13 15:57:33 +0100159
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900160static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100161{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900162 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100163
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900164 spin_lock_irqsave(&denali->irq_lock, flags);
165 denali->irq_status = 0;
166 denali->irq_mask = 0;
167 spin_unlock_irqrestore(&denali->irq_lock, flags);
168}
Jason Robertsce082592010-05-13 15:57:33 +0100169
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900170static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
171 uint32_t irq_mask)
172{
173 unsigned long time_left, flags;
174 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900175
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900176 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100177
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900178 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100179
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900180 if (irq_mask & irq_status) {
181 /* return immediately if the IRQ has already happened. */
182 spin_unlock_irqrestore(&denali->irq_lock, flags);
183 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100184 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900185
186 denali->irq_mask = irq_mask;
187 reinit_completion(&denali->complete);
188 spin_unlock_irqrestore(&denali->irq_lock, flags);
189
190 time_left = wait_for_completion_timeout(&denali->complete,
191 msecs_to_jiffies(1000));
192 if (!time_left) {
193 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900194 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900195 return 0;
196 }
197
198 return denali->irq_status;
199}
200
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900201static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900202{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900203 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900204 uint32_t irq_status;
205
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900206 spin_lock_irqsave(&denali->irq_lock, flags);
207 irq_status = denali->irq_status;
208 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900209
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900210 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100211}
212
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900213static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
214{
215 struct denali_nand_info *denali = mtd_to_denali(mtd);
216 int i;
217
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900218 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
219 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900220
221 for (i = 0; i < len; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900222 buf[i] = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900223}
224
225static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
226{
227 struct denali_nand_info *denali = mtd_to_denali(mtd);
228 int i;
229
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900230 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
231 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900232
233 for (i = 0; i < len; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900234 iowrite32(buf[i], denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900235}
236
237static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
238{
239 struct denali_nand_info *denali = mtd_to_denali(mtd);
240 uint16_t *buf16 = (uint16_t *)buf;
241 int i;
242
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900243 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
244 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900245
246 for (i = 0; i < len / 2; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900247 buf16[i] = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900248}
249
250static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
251 int len)
252{
253 struct denali_nand_info *denali = mtd_to_denali(mtd);
254 const uint16_t *buf16 = (const uint16_t *)buf;
255 int i;
256
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900257 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
258 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900259
260 for (i = 0; i < len / 2; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900261 iowrite32(buf16[i], denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900262}
263
264static uint8_t denali_read_byte(struct mtd_info *mtd)
265{
266 uint8_t byte;
267
268 denali_read_buf(mtd, &byte, 1);
269
270 return byte;
271}
272
273static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
274{
275 denali_write_buf(mtd, &byte, 1);
276}
277
278static uint16_t denali_read_word(struct mtd_info *mtd)
279{
280 uint16_t word;
281
282 denali_read_buf16(mtd, (uint8_t *)&word, 2);
283
284 return word;
285}
286
287static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
288{
289 struct denali_nand_info *denali = mtd_to_denali(mtd);
290 uint32_t type;
291
292 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900293 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900294 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900295 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900296 else
297 return;
298
299 /*
300 * Some commands are followed by chip->dev_ready or chip->waitfunc.
301 * irq_status must be cleared here to catch the R/B# interrupt later.
302 */
303 if (ctrl & NAND_CTRL_CHANGE)
304 denali_reset_irq(denali);
305
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900306 denali_host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900307}
308
309static int denali_dev_ready(struct mtd_info *mtd)
310{
311 struct denali_nand_info *denali = mtd_to_denali(mtd);
312
313 return !!(denali_check_irq(denali) & INTR__INT_ACT);
314}
315
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900316static int denali_check_erased_page(struct mtd_info *mtd,
317 struct nand_chip *chip, uint8_t *buf,
318 unsigned long uncor_ecc_flags,
319 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100320{
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900321 uint8_t *ecc_code = chip->buffers->ecccode;
322 int ecc_steps = chip->ecc.steps;
323 int ecc_size = chip->ecc.size;
324 int ecc_bytes = chip->ecc.bytes;
325 int i, ret, stat;
Masahiro Yamada81254502014-09-16 20:04:25 +0900326
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900327 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
328 chip->ecc.total);
329 if (ret)
330 return ret;
331
332 for (i = 0; i < ecc_steps; i++) {
333 if (!(uncor_ecc_flags & BIT(i)))
334 continue;
335
336 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
337 ecc_code, ecc_bytes,
338 NULL, 0,
339 chip->ecc.strength);
340 if (stat < 0) {
341 mtd->ecc_stats.failed++;
342 } else {
343 mtd->ecc_stats.corrected += stat;
344 max_bitflips = max_t(unsigned int, max_bitflips, stat);
345 }
346
347 buf += ecc_size;
348 ecc_code += ecc_bytes;
349 }
350
351 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100352}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900353
Masahiro Yamada24715c72017-03-30 15:45:52 +0900354static int denali_hw_ecc_fixup(struct mtd_info *mtd,
355 struct denali_nand_info *denali,
356 unsigned long *uncor_ecc_flags)
357{
358 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900359 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900360 uint32_t ecc_cor;
361 unsigned int max_bitflips;
362
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900363 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900364 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
365
366 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
367 /*
368 * This flag is set when uncorrectable error occurs at least in
369 * one ECC sector. We can not know "how many sectors", or
370 * "which sector(s)". We need erase-page check for all sectors.
371 */
372 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
373 return 0;
374 }
375
376 max_bitflips = ecc_cor & ECC_COR_INFO__MAX_ERRORS;
377
378 /*
379 * The register holds the maximum of per-sector corrected bitflips.
380 * This is suitable for the return value of the ->read_page() callback.
381 * Unfortunately, we can not know the total number of corrected bits in
382 * the page. Increase the stats by max_bitflips. (compromised solution)
383 */
384 mtd->ecc_stats.corrected += max_bitflips;
385
386 return max_bitflips;
387}
388
Jason Robertsce082592010-05-13 15:57:33 +0100389#define ECC_SECTOR(x) (((x) & ECC_ERROR_ADDRESS__SECTOR_NR) >> 12)
390#define ECC_BYTE(x) (((x) & ECC_ERROR_ADDRESS__OFFSET))
391#define ECC_CORRECTION_VALUE(x) ((x) & ERR_CORRECTION_INFO__BYTEMASK)
Masahiro Yamada20d48592017-03-30 15:45:50 +0900392#define ECC_ERROR_UNCORRECTABLE(x) ((x) & ERR_CORRECTION_INFO__ERROR_TYPE)
Chuanxiao Dong8ae61eb2010-08-10 00:07:01 +0800393#define ECC_ERR_DEVICE(x) (((x) & ERR_CORRECTION_INFO__DEVICE_NR) >> 8)
Jason Robertsce082592010-05-13 15:57:33 +0100394#define ECC_LAST_ERR(x) ((x) & ERR_CORRECTION_INFO__LAST_ERR_INFO)
395
Masahiro Yamada24715c72017-03-30 15:45:52 +0900396static int denali_sw_ecc_fixup(struct mtd_info *mtd,
397 struct denali_nand_info *denali,
398 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100399{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900400 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700401 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900402 unsigned int max_bitflips = 0;
403 uint32_t err_addr, err_cor_info;
404 unsigned int err_byte, err_sector, err_device;
405 uint8_t err_cor_value;
406 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900407 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100408
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900409 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100410
Masahiro Yamada20d48592017-03-30 15:45:50 +0900411 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900412 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamada20d48592017-03-30 15:45:50 +0900413 err_sector = ECC_SECTOR(err_addr);
414 err_byte = ECC_BYTE(err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100415
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900416 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamada20d48592017-03-30 15:45:50 +0900417 err_cor_value = ECC_CORRECTION_VALUE(err_cor_info);
418 err_device = ECC_ERR_DEVICE(err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100419
Masahiro Yamada20d48592017-03-30 15:45:50 +0900420 /* reset the bitflip counter when crossing ECC sector */
421 if (err_sector != prev_sector)
422 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900423
Masahiro Yamada20d48592017-03-30 15:45:50 +0900424 if (ECC_ERROR_UNCORRECTABLE(err_cor_info)) {
425 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900426 * Check later if this is a real ECC error, or
427 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900428 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900429 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900430 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900431 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900432 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900433 * happened in OOB, so we ignore it. It's no need for
434 * us to correct it err_device is represented the NAND
435 * error bits are happened in if there are more than
436 * one NAND connected.
437 */
438 int offset;
439 unsigned int flips_in_byte;
440
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900441 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900442 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900443
444 /* correct the ECC error */
445 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
446 buf[offset] ^= err_cor_value;
447 mtd->ecc_stats.corrected += flips_in_byte;
448 bitflips += flips_in_byte;
449
450 max_bitflips = max(max_bitflips, bitflips);
451 }
452
453 prev_sector = err_sector;
454 } while (!ECC_LAST_ERR(err_cor_info));
455
456 /*
457 * Once handle all ecc errors, controller will trigger a
458 * ECC_TRANSACTION_DONE interrupt, so here just wait for
459 * a while for this interrupt
460 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900461 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
462 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
463 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900464
465 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100466}
467
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900468static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900469 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900470{
471 uint32_t mode;
472 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900473
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900474 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900475
476 /* DMA is a three step process */
477
478 /*
479 * 1. setup transfer type, interrupt when complete,
480 * burst len = 64 bytes, the number of pages
481 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900482 denali_host_write(denali, mode,
483 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900484
485 /* 2. set memory low address */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900486 denali_host_write(denali, mode, dma_addr);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900487
488 /* 3. set memory high address */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900489 denali_host_write(denali, mode, (uint64_t)dma_addr >> 32);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900490}
491
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900492static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900493 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100494{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900495 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100496 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100497
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900498 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100499
500 /* DMA is a four step process */
501
502 /* 1. setup transfer type and # of pages */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900503 denali_host_write(denali, mode | page,
504 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100505
506 /* 2. set memory high address bits 23:8 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900507 denali_host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100508
509 /* 3. set memory low address bits 23:8 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900510 denali_host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100511
Masahiro Yamada43914a22014-09-09 11:01:51 +0900512 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900513 denali_host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100514}
515
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900516static void denali_setup_dma(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900517 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900518{
519 if (denali->caps & DENALI_CAP_DMA_64BIT)
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900520 denali_setup_dma64(denali, dma_addr, page, write);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900521 else
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900522 denali_setup_dma32(denali, dma_addr, page, write);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900523}
524
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900525static int denali_pio_read(struct denali_nand_info *denali, void *buf,
526 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100527{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900528 uint32_t addr = DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900529 uint32_t *buf32 = (uint32_t *)buf;
530 uint32_t irq_status, ecc_err_mask;
531 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900532
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900533 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
534 ecc_err_mask = INTR__ECC_UNCOR_ERR;
535 else
536 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100537
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900538 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900539
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900540 iowrite32(DENALI_MAP01 | addr, denali->host + DENALI_HOST_ADDR);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900541 for (i = 0; i < size / 4; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900542 *buf32++ = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900543
544 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
545 if (!(irq_status & INTR__PAGE_XFER_INC))
546 return -EIO;
547
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900548 if (irq_status & INTR__ERASED_PAGE)
549 memset(buf, 0xff, size);
550
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900551 return irq_status & ecc_err_mask ? -EBADMSG : 0;
552}
553
554static int denali_pio_write(struct denali_nand_info *denali,
555 const void *buf, size_t size, int page, int raw)
556{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900557 uint32_t addr = DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900558 const uint32_t *buf32 = (uint32_t *)buf;
559 uint32_t irq_status;
560 int i;
561
562 denali_reset_irq(denali);
563
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900564 iowrite32(DENALI_MAP01 | addr, denali->host + DENALI_HOST_ADDR);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900565 for (i = 0; i < size / 4; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900566 iowrite32(*buf32++, denali->host + DENALI_HOST_DATA);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900567
568 irq_status = denali_wait_for_irq(denali,
569 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
570 if (!(irq_status & INTR__PROGRAM_COMP))
571 return -EIO;
572
573 return 0;
574}
575
576static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
577 size_t size, int page, int raw, int write)
578{
579 if (write)
580 return denali_pio_write(denali, buf, size, page, raw);
581 else
582 return denali_pio_read(denali, buf, size, page, raw);
583}
584
585static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
586 size_t size, int page, int raw, int write)
587{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900588 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900589 uint32_t irq_mask, irq_status, ecc_err_mask;
590 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
591 int ret = 0;
592
Masahiro Yamada997cde22017-06-13 22:45:47 +0900593 dma_addr = dma_map_single(denali->dev, buf, size, dir);
594 if (dma_mapping_error(denali->dev, dma_addr)) {
595 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
596 return denali_pio_xfer(denali, buf, size, page, raw, write);
597 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900598
599 if (write) {
600 /*
601 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
602 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
603 * when the page program is completed.
604 */
605 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
606 ecc_err_mask = 0;
607 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
608 irq_mask = INTR__DMA_CMD_COMP;
609 ecc_err_mask = INTR__ECC_UNCOR_ERR;
610 } else {
611 irq_mask = INTR__DMA_CMD_COMP;
612 ecc_err_mask = INTR__ECC_ERR;
613 }
614
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900615 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100616
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900617 denali_reset_irq(denali);
618 denali_setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100619
620 /* wait for operation to complete */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900621 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900622 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900623 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900624 else if (irq_status & ecc_err_mask)
625 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100626
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900627 iowrite32(0, denali->reg + DMA_ENABLE);
628
Masahiro Yamada997cde22017-06-13 22:45:47 +0900629 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800630
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900631 if (irq_status & INTR__ERASED_PAGE)
632 memset(buf, 0xff, size);
633
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900634 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100635}
636
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900637static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
638 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100639{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900640 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
641 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
642 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900643
644 if (denali->dma_avail)
645 return denali_dma_xfer(denali, buf, size, page, raw, write);
646 else
647 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100648}
649
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900650static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
651 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100652{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900653 struct denali_nand_info *denali = mtd_to_denali(mtd);
654 unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
655 unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
656 int writesize = mtd->writesize;
657 int oobsize = mtd->oobsize;
658 uint8_t *bufpoi = chip->oob_poi;
659 int ecc_steps = chip->ecc.steps;
660 int ecc_size = chip->ecc.size;
661 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900662 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900663 size_t size = writesize + oobsize;
664 int i, pos, len;
665
666 /* BBM at the beginning of the OOB area */
667 chip->cmdfunc(mtd, start_cmd, writesize, page);
668 if (write)
669 chip->write_buf(mtd, bufpoi, oob_skip);
670 else
671 chip->read_buf(mtd, bufpoi, oob_skip);
672 bufpoi += oob_skip;
673
674 /* OOB ECC */
675 for (i = 0; i < ecc_steps; i++) {
676 pos = ecc_size + i * (ecc_size + ecc_bytes);
677 len = ecc_bytes;
678
679 if (pos >= writesize)
680 pos += oob_skip;
681 else if (pos + len > writesize)
682 len = writesize - pos;
683
684 chip->cmdfunc(mtd, rnd_cmd, pos, -1);
685 if (write)
686 chip->write_buf(mtd, bufpoi, len);
687 else
688 chip->read_buf(mtd, bufpoi, len);
689 bufpoi += len;
690 if (len < ecc_bytes) {
691 len = ecc_bytes - len;
692 chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
693 if (write)
694 chip->write_buf(mtd, bufpoi, len);
695 else
696 chip->read_buf(mtd, bufpoi, len);
697 bufpoi += len;
698 }
699 }
700
701 /* OOB free */
702 len = oobsize - (bufpoi - chip->oob_poi);
703 chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
704 if (write)
705 chip->write_buf(mtd, bufpoi, len);
706 else
707 chip->read_buf(mtd, bufpoi, len);
Jason Robertsce082592010-05-13 15:57:33 +0100708}
709
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900710static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
711 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100712{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900713 struct denali_nand_info *denali = mtd_to_denali(mtd);
714 int writesize = mtd->writesize;
715 int oobsize = mtd->oobsize;
716 int ecc_steps = chip->ecc.steps;
717 int ecc_size = chip->ecc.size;
718 int ecc_bytes = chip->ecc.bytes;
719 void *dma_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900720 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900721 size_t size = writesize + oobsize;
722 int ret, i, pos, len;
723
724 ret = denali_data_xfer(denali, dma_buf, size, page, 1, 0);
725 if (ret)
726 return ret;
727
728 /* Arrange the buffer for syndrome payload/ecc layout */
729 if (buf) {
730 for (i = 0; i < ecc_steps; i++) {
731 pos = i * (ecc_size + ecc_bytes);
732 len = ecc_size;
733
734 if (pos >= writesize)
735 pos += oob_skip;
736 else if (pos + len > writesize)
737 len = writesize - pos;
738
739 memcpy(buf, dma_buf + pos, len);
740 buf += len;
741 if (len < ecc_size) {
742 len = ecc_size - len;
743 memcpy(buf, dma_buf + writesize + oob_skip,
744 len);
745 buf += len;
746 }
747 }
748 }
749
750 if (oob_required) {
751 uint8_t *oob = chip->oob_poi;
752
753 /* BBM at the beginning of the OOB area */
754 memcpy(oob, dma_buf + writesize, oob_skip);
755 oob += oob_skip;
756
757 /* OOB ECC */
758 for (i = 0; i < ecc_steps; i++) {
759 pos = ecc_size + i * (ecc_size + ecc_bytes);
760 len = ecc_bytes;
761
762 if (pos >= writesize)
763 pos += oob_skip;
764 else if (pos + len > writesize)
765 len = writesize - pos;
766
767 memcpy(oob, dma_buf + pos, len);
768 oob += len;
769 if (len < ecc_bytes) {
770 len = ecc_bytes - len;
771 memcpy(oob, dma_buf + writesize + oob_skip,
772 len);
773 oob += len;
774 }
775 }
776
777 /* OOB free */
778 len = oobsize - (oob - chip->oob_poi);
779 memcpy(oob, dma_buf + size - len, len);
780 }
781
782 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100783}
784
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800785static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300786 int page)
Jason Robertsce082592010-05-13 15:57:33 +0100787{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900788 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100789
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300790 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100791}
792
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900793static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
794 int page)
795{
796 struct denali_nand_info *denali = mtd_to_denali(mtd);
797 int status;
798
799 denali_reset_irq(denali);
800
801 denali_oob_xfer(mtd, chip, page, 1);
802
803 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
804 status = chip->waitfunc(mtd, chip);
805
806 return status & NAND_STATUS_FAIL ? -EIO : 0;
807}
808
Jason Robertsce082592010-05-13 15:57:33 +0100809static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700810 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100811{
812 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900813 unsigned long uncor_ecc_flags = 0;
814 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900815 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100816
Masahiro Yamada997cde22017-06-13 22:45:47 +0900817 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900818 if (ret && ret != -EBADMSG)
819 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100820
Masahiro Yamada24715c72017-03-30 15:45:52 +0900821 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
822 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900823 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900824 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100825
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900826 if (stat < 0)
827 return stat;
828
829 if (uncor_ecc_flags) {
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900830 ret = denali_read_oob(mtd, chip, page);
831 if (ret)
832 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100833
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900834 stat = denali_check_erased_page(mtd, chip, buf,
835 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100836 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900837
838 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100839}
840
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900841static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
842 const uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100843{
844 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900845 int writesize = mtd->writesize;
846 int oobsize = mtd->oobsize;
847 int ecc_steps = chip->ecc.steps;
848 int ecc_size = chip->ecc.size;
849 int ecc_bytes = chip->ecc.bytes;
850 void *dma_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900851 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900852 size_t size = writesize + oobsize;
853 int i, pos, len;
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800854
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900855 /*
856 * Fill the buffer with 0xff first except the full page transfer.
857 * This simplifies the logic.
858 */
859 if (!buf || !oob_required)
860 memset(dma_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100861
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900862 /* Arrange the buffer for syndrome payload/ecc layout */
863 if (buf) {
864 for (i = 0; i < ecc_steps; i++) {
865 pos = i * (ecc_size + ecc_bytes);
866 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100867
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900868 if (pos >= writesize)
869 pos += oob_skip;
870 else if (pos + len > writesize)
871 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100872
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900873 memcpy(dma_buf + pos, buf, len);
874 buf += len;
875 if (len < ecc_size) {
876 len = ecc_size - len;
877 memcpy(dma_buf + writesize + oob_skip, buf,
878 len);
879 buf += len;
880 }
881 }
882 }
Jason Robertsce082592010-05-13 15:57:33 +0100883
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900884 if (oob_required) {
885 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100886
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900887 /* BBM at the beginning of the OOB area */
888 memcpy(dma_buf + writesize, oob, oob_skip);
889 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100890
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900891 /* OOB ECC */
892 for (i = 0; i < ecc_steps; i++) {
893 pos = ecc_size + i * (ecc_size + ecc_bytes);
894 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100895
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900896 if (pos >= writesize)
897 pos += oob_skip;
898 else if (pos + len > writesize)
899 len = writesize - pos;
900
901 memcpy(dma_buf + pos, oob, len);
902 oob += len;
903 if (len < ecc_bytes) {
904 len = ecc_bytes - len;
905 memcpy(dma_buf + writesize + oob_skip, oob,
906 len);
907 oob += len;
908 }
909 }
910
911 /* OOB free */
912 len = oobsize - (oob - chip->oob_poi);
913 memcpy(dma_buf + size - len, oob, len);
914 }
915
916 return denali_data_xfer(denali, dma_buf, size, page, 1, 1);
917}
918
919static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
920 const uint8_t *buf, int oob_required, int page)
921{
922 struct denali_nand_info *denali = mtd_to_denali(mtd);
923
Masahiro Yamada997cde22017-06-13 22:45:47 +0900924 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
925 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100926}
927
Jason Robertsce082592010-05-13 15:57:33 +0100928static void denali_select_chip(struct mtd_info *mtd, int chip)
929{
930 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800931
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900932 denali->active_bank = chip;
Jason Robertsce082592010-05-13 15:57:33 +0100933}
934
935static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
936{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900937 struct denali_nand_info *denali = mtd_to_denali(mtd);
938 uint32_t irq_status;
939
940 /* R/B# pin transitioned from low to high? */
941 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
942
943 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100944}
945
Brian Norris49c50b92014-05-06 16:02:19 -0700946static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100947{
948 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900949 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100950
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900951 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100952
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900953 denali_host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
954 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100955
956 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900957 irq_status = denali_wait_for_irq(denali,
958 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100959
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900960 return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100961}
962
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900963static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
964 const struct nand_data_interface *conf)
965{
966 struct denali_nand_info *denali = mtd_to_denali(mtd);
967 const struct nand_sdr_timings *timings;
968 unsigned long t_clk;
969 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
970 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
971 int addr_2_data_mask;
972 uint32_t tmp;
973
974 timings = nand_get_sdr_timings(conf);
975 if (IS_ERR(timings))
976 return PTR_ERR(timings);
977
978 /* clk_x period in picoseconds */
979 t_clk = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
980 if (!t_clk)
981 return -EINVAL;
982
983 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
984 return 0;
985
986 /* tREA -> ACC_CLKS */
987 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_clk);
988 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
989
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900990 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900991 tmp &= ~ACC_CLKS__VALUE;
992 tmp |= acc_clks;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900993 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900994
995 /* tRWH -> RE_2_WE */
996 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_clk);
997 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
998
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900999 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001000 tmp &= ~RE_2_WE__VALUE;
1001 tmp |= re_2_we;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001002 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001003
1004 /* tRHZ -> RE_2_RE */
1005 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_clk);
1006 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
1007
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001008 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001009 tmp &= ~RE_2_RE__VALUE;
1010 tmp |= re_2_re;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001011 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001012
1013 /* tWHR -> WE_2_RE */
1014 we_2_re = DIV_ROUND_UP(timings->tWHR_min, t_clk);
1015 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1016
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001017 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001018 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
1019 tmp |= we_2_re;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001020 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001021
1022 /* tADL -> ADDR_2_DATA */
1023
1024 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1025 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1026 if (denali->revision < 0x0501)
1027 addr_2_data_mask >>= 1;
1028
1029 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_clk);
1030 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1031
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001032 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001033 tmp &= ~addr_2_data_mask;
1034 tmp |= addr_2_data;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001035 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001036
1037 /* tREH, tWH -> RDWR_EN_HI_CNT */
1038 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
1039 t_clk);
1040 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1041
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001042 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001043 tmp &= ~RDWR_EN_HI_CNT__VALUE;
1044 tmp |= rdwr_en_hi;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001045 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001046
1047 /* tRP, tWP -> RDWR_EN_LO_CNT */
1048 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min),
1049 t_clk);
1050 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
1051 t_clk);
1052 rdwr_en_lo_hi = max(rdwr_en_lo_hi, DENALI_CLK_X_MULT);
1053 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1054 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1055
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001056 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001057 tmp &= ~RDWR_EN_LO_CNT__VALUE;
1058 tmp |= rdwr_en_lo;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001059 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001060
1061 /* tCS, tCEA -> CS_SETUP_CNT */
1062 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_clk) - rdwr_en_lo,
1063 (int)DIV_ROUND_UP(timings->tCEA_max, t_clk) - acc_clks,
1064 0);
1065 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1066
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001067 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001068 tmp &= ~CS_SETUP_CNT__VALUE;
1069 tmp |= cs_setup;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001070 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001071
1072 return 0;
1073}
Jason Robertsce082592010-05-13 15:57:33 +01001074
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001075static void denali_reset_banks(struct denali_nand_info *denali)
1076{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001077 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001078 int i;
1079
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001080 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001081 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001082
1083 denali_reset_irq(denali);
1084
1085 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001086 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001087
1088 irq_status = denali_wait_for_irq(denali,
1089 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1090 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001091 break;
1092 }
1093
1094 dev_dbg(denali->dev, "%d chips connected\n", i);
1095 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001096}
1097
Jason Robertsce082592010-05-13 15:57:33 +01001098static void denali_hw_init(struct denali_nand_info *denali)
1099{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001100 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001101 * The REVISION register may not be reliable. Platforms are allowed to
1102 * override it.
1103 */
1104 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001105 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001106
1107 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001108 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001109 * writing ECC code in OOB, this register may be already
1110 * set by firmware. So we read this value out.
1111 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001112 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001113 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001114 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001115 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1116 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001117
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001118 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001119
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001120 iowrite32(1, denali->reg + ECC_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +01001121}
1122
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001123int denali_calc_ecc_bytes(int step_size, int strength)
1124{
1125 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1126 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1127}
1128EXPORT_SYMBOL(denali_calc_ecc_bytes);
1129
1130static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1131 struct denali_nand_info *denali)
1132{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001133 int oobavail = mtd->oobsize - denali->oob_skip_bytes;
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001134 int ret;
1135
1136 /*
1137 * If .size and .strength are already set (usually by DT),
1138 * check if they are supported by this controller.
1139 */
1140 if (chip->ecc.size && chip->ecc.strength)
1141 return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1142
1143 /*
1144 * We want .size and .strength closest to the chip's requirement
1145 * unless NAND_ECC_MAXIMIZE is requested.
1146 */
1147 if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1148 ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1149 if (!ret)
1150 return 0;
1151 }
1152
1153 /* Max ECC strength is the last thing we can do */
1154 return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1155}
Boris Brezillon14fad622016-02-03 20:00:11 +01001156
1157static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1158 struct mtd_oob_region *oobregion)
1159{
1160 struct denali_nand_info *denali = mtd_to_denali(mtd);
1161 struct nand_chip *chip = mtd_to_nand(mtd);
1162
1163 if (section)
1164 return -ERANGE;
1165
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001166 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001167 oobregion->length = chip->ecc.total;
1168
1169 return 0;
1170}
1171
1172static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1173 struct mtd_oob_region *oobregion)
1174{
1175 struct denali_nand_info *denali = mtd_to_denali(mtd);
1176 struct nand_chip *chip = mtd_to_nand(mtd);
1177
1178 if (section)
1179 return -ERANGE;
1180
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001181 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001182 oobregion->length = mtd->oobsize - oobregion->offset;
1183
1184 return 0;
1185}
1186
1187static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1188 .ecc = denali_ooblayout_ecc,
1189 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001190};
1191
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001192/* initialize driver data structures */
Brian Norris8c519432013-08-10 22:57:30 -07001193static void denali_drv_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001194{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001195 /*
1196 * the completion object will be used to notify
1197 * the callee that the interrupt is done
1198 */
Jason Robertsce082592010-05-13 15:57:33 +01001199 init_completion(&denali->complete);
1200
Masahiro Yamada43914a22014-09-09 11:01:51 +09001201 /*
1202 * the spinlock will be used to synchronize the ISR with any
1203 * element that might be access shared data (interrupt status)
1204 */
Jason Robertsce082592010-05-13 15:57:33 +01001205 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001206}
1207
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001208static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001209{
1210 struct nand_chip *chip = &denali->nand;
1211 struct mtd_info *mtd = nand_to_mtd(chip);
1212
1213 /*
1214 * Support for multi device:
1215 * When the IP configuration is x16 capable and two x8 chips are
1216 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1217 * In this case, the core framework knows nothing about this fact,
1218 * so we should tell it the _logical_ pagesize and anything necessary.
1219 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001220 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001221
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001222 /*
1223 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1224 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1225 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001226 if (denali->devs_per_cs == 0) {
1227 denali->devs_per_cs = 1;
1228 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001229 }
1230
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001231 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001232 return 0;
1233
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001234 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001235 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001236 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001237 return -EINVAL;
1238 }
1239
1240 /* 2 chips in parallel */
1241 mtd->size <<= 1;
1242 mtd->erasesize <<= 1;
1243 mtd->writesize <<= 1;
1244 mtd->oobsize <<= 1;
1245 chip->chipsize <<= 1;
1246 chip->page_shift += 1;
1247 chip->phys_erase_shift += 1;
1248 chip->bbt_erase_shift += 1;
1249 chip->chip_shift += 1;
1250 chip->pagemask <<= 1;
1251 chip->ecc.size <<= 1;
1252 chip->ecc.bytes <<= 1;
1253 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001254 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001255
1256 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001257}
1258
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001259int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001260{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001261 struct nand_chip *chip = &denali->nand;
1262 struct mtd_info *mtd = nand_to_mtd(chip);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001263 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001264
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001265 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001266 denali_hw_init(denali);
1267 denali_drv_init(denali);
1268
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001269 denali_clear_irq_all(denali);
1270
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001271 /* Request IRQ after all the hardware initialization is finished */
1272 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1273 IRQF_SHARED, DENALI_NAND_NAME, denali);
1274 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001275 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001276 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001277 }
1278
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001279 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001280 denali_reset_banks(denali);
1281
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001282 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001283
Masahiro Yamada63757d42017-03-23 05:07:18 +09001284 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001285 /* Fallback to the default name if DT did not give "label" property */
1286 if (!mtd->name)
1287 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001288
1289 /* register the driver with the NAND core subsystem */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001290 chip->select_chip = denali_select_chip;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001291 chip->read_byte = denali_read_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001292 chip->write_byte = denali_write_byte;
1293 chip->read_word = denali_read_word;
1294 chip->cmd_ctrl = denali_cmd_ctrl;
1295 chip->dev_ready = denali_dev_ready;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001296 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001297
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001298 /* clk rate info is needed for setup_data_interface */
1299 if (denali->clk_x_rate)
1300 chip->setup_data_interface = denali_setup_data_interface;
1301
Masahiro Yamada43914a22014-09-09 11:01:51 +09001302 /*
1303 * scan for NAND devices attached to the controller
Jason Robertsce082592010-05-13 15:57:33 +01001304 * this is the first stage in a two step process to register
Masahiro Yamada43914a22014-09-09 11:01:51 +09001305 * with the nand subsystem
1306 */
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001307 ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1308 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001309 goto disable_irq;
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001310
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001311 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001312 denali->dma_avail = 1;
1313
1314 if (denali->dma_avail) {
1315 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1316
1317 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1318 if (ret) {
1319 dev_info(denali->dev,
1320 "Failed to set DMA mask. Disabling DMA.\n");
1321 denali->dma_avail = 0;
1322 }
Huang Shijiee07caa32013-12-21 00:02:28 +08001323 }
1324
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001325 if (denali->dma_avail) {
Masahiro Yamada997cde22017-06-13 22:45:47 +09001326 chip->options |= NAND_USE_BOUNCE_BUFFER;
1327 chip->buf_align = 16;
Chuanxiao.Dong664065242010-08-06 18:48:21 +08001328 }
1329
Masahiro Yamada43914a22014-09-09 11:01:51 +09001330 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001331 * second stage of the NAND scan
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001332 * this stage requires information regarding ECC and
Masahiro Yamada43914a22014-09-09 11:01:51 +09001333 * bad block management.
1334 */
Jason Robertsce082592010-05-13 15:57:33 +01001335
Masahiro Yamada1394a722017-03-23 05:07:17 +09001336 chip->bbt_options |= NAND_BBT_USE_FLASH;
Masahiro Yamada777f2d42017-06-13 22:45:49 +09001337 chip->bbt_options |= NAND_BBT_NO_OOB;
1338
Masahiro Yamada1394a722017-03-23 05:07:17 +09001339 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
Jason Robertsce082592010-05-13 15:57:33 +01001340
Graham Moored99d7282015-01-14 09:38:50 -06001341 /* no subpage writes on denali */
Masahiro Yamada1394a722017-03-23 05:07:17 +09001342 chip->options |= NAND_NO_SUBPAGE_WRITE;
Graham Moored99d7282015-01-14 09:38:50 -06001343
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001344 ret = denali_ecc_setup(mtd, chip, denali);
1345 if (ret) {
1346 dev_err(denali->dev, "Failed to setup ECC settings.\n");
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001347 goto disable_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001348 }
1349
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001350 dev_dbg(denali->dev,
1351 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1352 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1353
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +09001354 iowrite32(MAKE_ECC_CORRECTION(chip->ecc.strength, 1),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001355 denali->reg + ECC_CORRECTION);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001356 iowrite32(mtd->erasesize / mtd->writesize,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001357 denali->reg + PAGES_PER_BLOCK);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001358 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001359 denali->reg + DEVICE_WIDTH);
Masahiro Yamadaa3750a62017-09-13 11:05:51 +09001360 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1361 denali->reg + TWO_ROW_ADDR_CYCLES);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001362 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1363 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001364
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001365 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1366 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001367 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1368 iowrite32(mtd->writesize / chip->ecc.size,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001369 denali->reg + CFG_NUM_DATA_BLOCKS);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001370
Boris Brezillon14fad622016-02-03 20:00:11 +01001371 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001372
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001373 if (chip->options & NAND_BUSWIDTH_16) {
1374 chip->read_buf = denali_read_buf16;
1375 chip->write_buf = denali_write_buf16;
1376 } else {
1377 chip->read_buf = denali_read_buf;
1378 chip->write_buf = denali_write_buf;
1379 }
Masahiro Yamadab21ff822017-06-13 22:45:35 +09001380 chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001381 chip->ecc.read_page = denali_read_page;
1382 chip->ecc.read_page_raw = denali_read_page_raw;
1383 chip->ecc.write_page = denali_write_page;
1384 chip->ecc.write_page_raw = denali_write_page_raw;
1385 chip->ecc.read_oob = denali_read_oob;
1386 chip->ecc.write_oob = denali_write_oob;
1387 chip->erase = denali_erase;
Jason Robertsce082592010-05-13 15:57:33 +01001388
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001389 ret = denali_multidev_fixup(denali);
1390 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001391 goto disable_irq;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001392
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001393 /*
1394 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1395 * use devm_kmalloc() because the memory allocated by devm_ does not
1396 * guarantee DMA-safe alignment.
1397 */
1398 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1399 if (!denali->buf) {
1400 ret = -ENOMEM;
1401 goto disable_irq;
1402 }
1403
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001404 ret = nand_scan_tail(mtd);
1405 if (ret)
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001406 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001407
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001408 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001409 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001410 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001411 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001412 }
1413 return 0;
1414
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001415free_buf:
1416 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001417disable_irq:
1418 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001419
Jason Robertsce082592010-05-13 15:57:33 +01001420 return ret;
1421}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001422EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001423
1424/* driver exit point */
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001425void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001426{
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001427 struct mtd_info *mtd = nand_to_mtd(&denali->nand);
Boris BREZILLON320092a2015-12-11 15:02:34 +01001428
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001429 nand_release(mtd);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001430 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001431 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001432}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001433EXPORT_SYMBOL(denali_remove);