blob: 489357d2c89a7635496f8366a6a412d42a3aad0d [file] [log] [blame]
bangzheng.liu5e691382023-01-10 16:20:10 +08001/*
2 * Copyright (c) 2021-2022 Amlogic, Inc. All rights reserved.
3 *
4 * SPDX-License-Identifier: MIT
5 */
6
7// See LICENSE for license details.
8
9#ifndef RISCV_CSR_ENCODING_H
10#define RISCV_CSR_ENCODING_H
11
12#define MSTATUS_UIE 0x00000001
13#define MSTATUS_SIE 0x00000002
14#define MSTATUS_HIE 0x00000004
15#define MSTATUS_MIE 0x00000008
16#define MSTATUS_UPIE 0x00000010
17#define MSTATUS_SPIE 0x00000020
18#define MSTATUS_HPIE 0x00000040
19#define MSTATUS_MPIE 0x00000080
20#define MSTATUS_SPP 0x00000100
21#define MSTATUS_HPP 0x00000600
22#define MSTATUS_MPP 0x00001800
23#define MSTATUS_FS 0x00006000
24#define MSTATUS_XS 0x00018000
25#define MSTATUS_MPRV 0x00020000
26#define MSTATUS_PUM 0x00040000
27#define MSTATUS_MXR 0x00080000
28#define MSTATUS_VM 0x1F000000
29#define MSTATUS32_SD 0x80000000
30#define MSTATUS64_SD 0x8000000000000000
31
32#define SSTATUS_UIE 0x00000001
33#define SSTATUS_SIE 0x00000002
34#define SSTATUS_UPIE 0x00000010
35#define SSTATUS_SPIE 0x00000020
36#define SSTATUS_SPP 0x00000100
37#define SSTATUS_FS 0x00006000
38#define SSTATUS_XS 0x00018000
39#define SSTATUS_PUM 0x00040000
40#define SSTATUS32_SD 0x80000000
41#define SSTATUS64_SD 0x8000000000000000
42
43#define DCSR_XDEBUGVER (3U<<30)
44#define DCSR_NDRESET (1<<29)
45#define DCSR_FULLRESET (1<<28)
46#define DCSR_EBREAKM (1<<15)
47#define DCSR_EBREAKH (1<<14)
48#define DCSR_EBREAKS (1<<13)
49#define DCSR_EBREAKU (1<<12)
50#define DCSR_STOPCYCLE (1<<10)
51#define DCSR_STOPTIME (1<<9)
52#define DCSR_CAUSE (7<<6)
53#define DCSR_DEBUGINT (1<<5)
54#define DCSR_HALT (1<<3)
55#define DCSR_STEP (1<<2)
56#define DCSR_PRV (3<<0)
57
58#define DCSR_CAUSE_NONE 0
59#define DCSR_CAUSE_SWBP 1
60#define DCSR_CAUSE_HWBP 2
61#define DCSR_CAUSE_DEBUGINT 3
62#define DCSR_CAUSE_STEP 4
63#define DCSR_CAUSE_HALT 5
64
65#define MCONTROL_TYPE(xlen) (0xfULL<<((xlen)-4))
66#define MCONTROL_DMODE(xlen) (1ULL<<((xlen)-5))
67#define MCONTROL_MASKMAX(xlen) (0x3fULL<<((xlen)-11))
68
69#define MCONTROL_SELECT (1<<19)
70#define MCONTROL_TIMING (1<<18)
71#define MCONTROL_ACTION (0x3f<<12)
72#define MCONTROL_CHAIN (1<<11)
73#define MCONTROL_MATCH (0xf<<7)
74#define MCONTROL_M (1<<6)
75#define MCONTROL_H (1<<5)
76#define MCONTROL_S (1<<4)
77#define MCONTROL_U (1<<3)
78#define MCONTROL_EXECUTE (1<<2)
79#define MCONTROL_STORE (1<<1)
80#define MCONTROL_LOAD (1<<0)
81
82#define MCONTROL_TYPE_NONE 0
83#define MCONTROL_TYPE_MATCH 2
84
85#define MCONTROL_ACTION_DEBUG_EXCEPTION 0
86#define MCONTROL_ACTION_DEBUG_MODE 1
87#define MCONTROL_ACTION_TRACE_START 2
88#define MCONTROL_ACTION_TRACE_STOP 3
89#define MCONTROL_ACTION_TRACE_EMIT 4
90
91#define MCONTROL_MATCH_EQUAL 0
92#define MCONTROL_MATCH_NAPOT 1
93#define MCONTROL_MATCH_GE 2
94#define MCONTROL_MATCH_LT 3
95#define MCONTROL_MATCH_MASK_LOW 4
96#define MCONTROL_MATCH_MASK_HIGH 5
97
98#define MIP_SSIP (1 << IRQ_S_SOFT)
99#define MIP_HSIP (1 << IRQ_H_SOFT)
100#define MIP_MSIP (1 << IRQ_M_SOFT)
101#define MIP_STIP (1 << IRQ_S_TIMER)
102#define MIP_HTIP (1 << IRQ_H_TIMER)
103#define MIP_MTIP (1 << IRQ_M_TIMER)
104#define MIP_SEIP (1 << IRQ_S_EXT)
105#define MIP_HEIP (1 << IRQ_H_EXT)
106#define MIP_MEIP (1 << IRQ_M_EXT)
107
108#define MIE_SSIE MIP_SSIP
109#define MIE_HSIE MIP_HSIP
110#define MIE_MSIE MIP_MSIP
111#define MIE_STIE MIP_STIP
112#define MIE_HTIE MIP_HTIP
113#define MIE_MTIE MIP_MTIP
114#define MIE_SEIE MIP_SEIP
115#define MIE_HEIE MIP_HEIP
116#define MIE_MEIE MIP_MEIP
117
118#define SIP_SSIP MIP_SSIP
119#define SIP_STIP MIP_STIP
120
121#define PRV_U 0
122#define PRV_S 1
123#define PRV_H 2
124#define PRV_M 3
125
126#define VM_MBARE 0
127#define VM_MBB 1
128#define VM_MBBID 2
129#define VM_SV32 8
130#define VM_SV39 9
131#define VM_SV48 10
132
133#define IRQ_S_SOFT 1
134#define IRQ_H_SOFT 2
135#define IRQ_M_SOFT 3
136#define IRQ_S_TIMER 5
137#define IRQ_H_TIMER 6
138#define IRQ_M_TIMER 7
139#define IRQ_S_EXT 9
140#define IRQ_H_EXT 10
141#define IRQ_M_EXT 11
142#define IRQ_COP 12
143#define IRQ_HOST 13
144
145#define DEFAULT_RSTVEC 0x00001000
146#define DEFAULT_NMIVEC 0x00001004
147#define DEFAULT_MTVEC 0x00001010
148#define CONFIG_STRING_ADDR 0x0000100C
149#define EXT_IO_BASE 0x40000000
150#define DRAM_BASE 0x80000000
151
152
153
154
155#ifdef DECLARE_CSR
156DECLARE_CSR(pmpcfg0, CSR_PMPCFG0)
157DECLARE_CSR(pmpcfg1, CSR_PMPCFG1)
158DECLARE_CSR(pmpcfg2, CSR_PMPCFG2)
159DECLARE_CSR(pmpcfg3, CSR_PMPCFG3)
160DECLARE_CSR(pmpaddr0, CSR_PMPADDR0)
161DECLARE_CSR(pmpaddr1, CSR_PMPADDR1)
162DECLARE_CSR(pmpaddr2, CSR_PMPADDR2)
163DECLARE_CSR(pmpaddr3, CSR_PMPADDR3)
164DECLARE_CSR(pmpaddr4, CSR_PMPADDR4)
165DECLARE_CSR(pmpaddr5, CSR_PMPADDR5)
166DECLARE_CSR(pmpaddr6, CSR_PMPADDR6)
167DECLARE_CSR(pmpaddr7, CSR_PMPADDR7)
168DECLARE_CSR(pmpaddr8, CSR_PMPADDR8)
169DECLARE_CSR(pmpaddr9, CSR_PMPADDR9)
170DECLARE_CSR(pmpaddr10, CSR_PMPADDR10)
171DECLARE_CSR(pmpaddr11, CSR_PMPADDR11)
172DECLARE_CSR(pmpaddr12, CSR_PMPADDR12)
173DECLARE_CSR(pmpaddr13, CSR_PMPADDR13)
174DECLARE_CSR(pmpaddr14, CSR_PMPADDR14)
175DECLARE_CSR(pmpaddr15, CSR_PMPADDR15)
176#endif
177
178#define CSR_PMPCFG0 0x3a0
179#define CSR_PMPCFG1 0x3a1
180#define CSR_PMPCFG2 0x3a2
181#define CSR_PMPCFG3 0x3a3
182#define CSR_PMPADDR0 0x3b0
183#define CSR_PMPADDR1 0x3b1
184#define CSR_PMPADDR2 0x3b2
185#define CSR_PMPADDR3 0x3b3
186#define CSR_PMPADDR4 0x3b4
187#define CSR_PMPADDR5 0x3b5
188#define CSR_PMPADDR6 0x3b6
189#define CSR_PMPADDR7 0x3b7
190#define CSR_PMPADDR8 0x3b8
191#define CSR_PMPADDR9 0x3b9
192#define CSR_PMPADDR10 0x3ba
193#define CSR_PMPADDR11 0x3bb
194#define CSR_PMPADDR12 0x3bc
195#define CSR_PMPADDR13 0x3bd
196#define CSR_PMPADDR14 0x3be
197#define CSR_PMPADDR15 0x3bf
198
199// page table entry (PTE) fields
200#define PTE_V 0x001 // Valid
201#define PTE_R 0x002 // Read
202#define PTE_W 0x004 // Write
203#define PTE_X 0x008 // Execute
204#define PTE_U 0x010 // User
205#define PTE_G 0x020 // Global
206#define PTE_A 0x040 // Accessed
207#define PTE_D 0x080 // Dirty
208#define PTE_SOFT 0x300 // Reserved for Software
209
210#define PTE_PPN_SHIFT 10
211
212#define PTE_TABLE(PTE) (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V)
213
214#ifdef __riscv
215
216#ifdef __riscv64
217# define MSTATUS_SD MSTATUS64_SD
218# define SSTATUS_SD SSTATUS64_SD
219# define RISCV_PGLEVEL_BITS 9
220#else
221# define MSTATUS_SD MSTATUS32_SD
222# define SSTATUS_SD SSTATUS32_SD
223# define RISCV_PGLEVEL_BITS 10
224#endif
225#define RISCV_PGSHIFT 12
226#define RISCV_PGSIZE (1 << RISCV_PGSHIFT)
227
228#ifndef __ASSEMBLER__
229
230#ifdef __GNUC__
231
232#define read_fpu(reg) ({ unsigned long __tmp; \
233asm volatile ("fmv.x.w %0, " #reg : "=r"(__tmp)); \
234__tmp; })
235
236#define write_fpu(reg, val) ({ \
237if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
238 asm volatile ("fmv.w.x " #reg ", %0" :: "i"(val)); \
239else \
240 asm volatile ("fmv.w.x " #reg ", %0" :: "r"(val)); })
241
242
243#define read_csr(reg) ({ unsigned long __tmp; \
244asm volatile ("csrr %0, " #reg : "=r"(__tmp)); \
245__tmp; })
246
247#define write_csr(reg, val) ({ \
248if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
249 asm volatile ("csrw " #reg ", %0" :: "i"(val)); \
250else \
251 asm volatile ("csrw " #reg ", %0" :: "r"(val)); })
252
253#define swap_csr(reg, val) ({ unsigned long __tmp; \
254if (__builtin_constant_p(val) && (unsigned long)(val) < 32) \
255 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "i"(val)); \
256else \
257 asm volatile ("csrrw %0, " #reg ", %1" : "=r"(__tmp) : "r"(val)); \
258__tmp; })
259
260#define set_csr(reg, bit) ({ unsigned long __tmp; \
261if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
262 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
263else \
264 asm volatile ("csrrs %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
265 __tmp; })
266
267#define clear_csr(reg, bit) ({ unsigned long __tmp; \
268if (__builtin_constant_p(bit) && (unsigned long)(bit) < 32) \
269 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "i"(bit)); \
270else \
271 asm volatile ("csrrc %0, " #reg ", %1" : "=r"(__tmp) : "r"(bit)); \
272 __tmp; })
273
274#define rdtime() read_csr(time)
275#define rdcycle() read_csr(cycle)
276#define rdinstret() read_csr(instret)
277
278
279
280
281
282
283#endif
284
285#endif
286
287#endif
288
289#endif
290/* Automatically generated by parse-opcodes */
291//#ifndef RISCV_ENCODING_H
292//#define RISCV_ENCODING_H
293
294
295#define MATCH_BEQ 0x63
296#define MASK_BEQ 0x707f
297#define MATCH_BNE 0x1063
298#define MASK_BNE 0x707f
299#define MATCH_BLT 0x4063
300#define MASK_BLT 0x707f
301#define MATCH_BGE 0x5063
302#define MASK_BGE 0x707f
303#define MATCH_BLTU 0x6063
304#define MASK_BLTU 0x707f
305#define MATCH_BGEU 0x7063
306#define MASK_BGEU 0x707f
307#define MATCH_JALR 0x67
308#define MASK_JALR 0x707f
309#define MATCH_JAL 0x6f
310#define MASK_JAL 0x7f
311#define MATCH_LUI 0x37
312#define MASK_LUI 0x7f
313#define MATCH_AUIPC 0x17
314#define MASK_AUIPC 0x7f
315#define MATCH_ADDI 0x13
316#define MASK_ADDI 0x707f
317#define MATCH_SLLI 0x1013
318#define MASK_SLLI 0xfc00707f
319#define MATCH_SLTI 0x2013
320#define MASK_SLTI 0x707f
321#define MATCH_SLTIU 0x3013
322#define MASK_SLTIU 0x707f
323#define MATCH_XORI 0x4013
324#define MASK_XORI 0x707f
325#define MATCH_SRLI 0x5013
326#define MASK_SRLI 0xfc00707f
327#define MATCH_SRAI 0x40005013
328#define MASK_SRAI 0xfc00707f
329#define MATCH_ORI 0x6013
330#define MASK_ORI 0x707f
331#define MATCH_ANDI 0x7013
332#define MASK_ANDI 0x707f
333#define MATCH_ADD 0x33
334#define MASK_ADD 0xfe00707f
335#define MATCH_SUB 0x40000033
336#define MASK_SUB 0xfe00707f
337#define MATCH_SLL 0x1033
338#define MASK_SLL 0xfe00707f
339#define MATCH_SLT 0x2033
340#define MASK_SLT 0xfe00707f
341#define MATCH_SLTU 0x3033
342#define MASK_SLTU 0xfe00707f
343#define MATCH_XOR 0x4033
344#define MASK_XOR 0xfe00707f
345#define MATCH_SRL 0x5033
346#define MASK_SRL 0xfe00707f
347#define MATCH_SRA 0x40005033
348#define MASK_SRA 0xfe00707f
349#define MATCH_OR 0x6033
350#define MASK_OR 0xfe00707f
351#define MATCH_AND 0x7033
352#define MASK_AND 0xfe00707f
353#define MATCH_ADDIW 0x1b
354#define MASK_ADDIW 0x707f
355#define MATCH_SLLIW 0x101b
356#define MASK_SLLIW 0xfe00707f
357#define MATCH_SRLIW 0x501b
358#define MASK_SRLIW 0xfe00707f
359#define MATCH_SRAIW 0x4000501b
360#define MASK_SRAIW 0xfe00707f
361#define MATCH_ADDW 0x3b
362#define MASK_ADDW 0xfe00707f
363#define MATCH_SUBW 0x4000003b
364#define MASK_SUBW 0xfe00707f
365#define MATCH_SLLW 0x103b
366#define MASK_SLLW 0xfe00707f
367#define MATCH_SRLW 0x503b
368#define MASK_SRLW 0xfe00707f
369#define MATCH_SRAW 0x4000503b
370#define MASK_SRAW 0xfe00707f
371#define MATCH_LB 0x3
372#define MASK_LB 0x707f
373#define MATCH_LH 0x1003
374#define MASK_LH 0x707f
375#define MATCH_LW 0x2003
376#define MASK_LW 0x707f
377#define MATCH_LD 0x3003
378#define MASK_LD 0x707f
379#define MATCH_LBU 0x4003
380#define MASK_LBU 0x707f
381#define MATCH_LHU 0x5003
382#define MASK_LHU 0x707f
383#define MATCH_LWU 0x6003
384#define MASK_LWU 0x707f
385#define MATCH_SB 0x23
386#define MASK_SB 0x707f
387#define MATCH_SH 0x1023
388#define MASK_SH 0x707f
389#define MATCH_SW 0x2023
390#define MASK_SW 0x707f
391#define MATCH_SD 0x3023
392#define MASK_SD 0x707f
393#define MATCH_FENCE 0xf
394#define MASK_FENCE 0x707f
395#define MATCH_FENCE_I 0x100f
396#define MASK_FENCE_I 0x707f
397#define MATCH_MUL 0x2000033
398#define MASK_MUL 0xfe00707f
399#define MATCH_MULH 0x2001033
400#define MASK_MULH 0xfe00707f
401#define MATCH_MULHSU 0x2002033
402#define MASK_MULHSU 0xfe00707f
403#define MATCH_MULHU 0x2003033
404#define MASK_MULHU 0xfe00707f
405#define MATCH_DIV 0x2004033
406#define MASK_DIV 0xfe00707f
407#define MATCH_DIVU 0x2005033
408#define MASK_DIVU 0xfe00707f
409#define MATCH_REM 0x2006033
410#define MASK_REM 0xfe00707f
411#define MATCH_REMU 0x2007033
412#define MASK_REMU 0xfe00707f
413#define MATCH_MULW 0x200003b
414#define MASK_MULW 0xfe00707f
415#define MATCH_DIVW 0x200403b
416#define MASK_DIVW 0xfe00707f
417#define MATCH_DIVUW 0x200503b
418#define MASK_DIVUW 0xfe00707f
419#define MATCH_REMW 0x200603b
420#define MASK_REMW 0xfe00707f
421#define MATCH_REMUW 0x200703b
422#define MASK_REMUW 0xfe00707f
423#define MATCH_AMOADD_W 0x202f
424#define MASK_AMOADD_W 0xf800707f
425#define MATCH_AMOXOR_W 0x2000202f
426#define MASK_AMOXOR_W 0xf800707f
427#define MATCH_AMOOR_W 0x4000202f
428#define MASK_AMOOR_W 0xf800707f
429#define MATCH_AMOAND_W 0x6000202f
430#define MASK_AMOAND_W 0xf800707f
431#define MATCH_AMOMIN_W 0x8000202f
432#define MASK_AMOMIN_W 0xf800707f
433#define MATCH_AMOMAX_W 0xa000202f
434#define MASK_AMOMAX_W 0xf800707f
435#define MATCH_AMOMINU_W 0xc000202f
436#define MASK_AMOMINU_W 0xf800707f
437#define MATCH_AMOMAXU_W 0xe000202f
438#define MASK_AMOMAXU_W 0xf800707f
439#define MATCH_AMOSWAP_W 0x800202f
440#define MASK_AMOSWAP_W 0xf800707f
441#define MATCH_LR_W 0x1000202f
442#define MASK_LR_W 0xf9f0707f
443#define MATCH_SC_W 0x1800202f
444#define MASK_SC_W 0xf800707f
445#define MATCH_AMOADD_D 0x302f
446#define MASK_AMOADD_D 0xf800707f
447#define MATCH_AMOXOR_D 0x2000302f
448#define MASK_AMOXOR_D 0xf800707f
449#define MATCH_AMOOR_D 0x4000302f
450#define MASK_AMOOR_D 0xf800707f
451#define MATCH_AMOAND_D 0x6000302f
452#define MASK_AMOAND_D 0xf800707f
453#define MATCH_AMOMIN_D 0x8000302f
454#define MASK_AMOMIN_D 0xf800707f
455#define MATCH_AMOMAX_D 0xa000302f
456#define MASK_AMOMAX_D 0xf800707f
457#define MATCH_AMOMINU_D 0xc000302f
458#define MASK_AMOMINU_D 0xf800707f
459#define MATCH_AMOMAXU_D 0xe000302f
460#define MASK_AMOMAXU_D 0xf800707f
461#define MATCH_AMOSWAP_D 0x800302f
462#define MASK_AMOSWAP_D 0xf800707f
463#define MATCH_LR_D 0x1000302f
464#define MASK_LR_D 0xf9f0707f
465#define MATCH_SC_D 0x1800302f
466#define MASK_SC_D 0xf800707f
467#define MATCH_ECALL 0x73
468#define MASK_ECALL 0xffffffff
469#define MATCH_EBREAK 0x100073
470#define MASK_EBREAK 0xffffffff
471#define MATCH_URET 0x200073
472#define MASK_URET 0xffffffff
473#define MATCH_SRET 0x10200073
474#define MASK_SRET 0xffffffff
475#define MATCH_HRET 0x20200073
476#define MASK_HRET 0xffffffff
477#define MATCH_MRET 0x30200073
478#define MASK_MRET 0xffffffff
479#define MATCH_DRET 0x7b200073
480#define MASK_DRET 0xffffffff
481#define MATCH_SFENCE_VM 0x10400073
482#define MASK_SFENCE_VM 0xfff07fff
483#define MATCH_WFI 0x10500073
484#define MASK_WFI 0xffffffff
485#define MATCH_CSRRW 0x1073
486#define MASK_CSRRW 0x707f
487#define MATCH_CSRRS 0x2073
488#define MASK_CSRRS 0x707f
489#define MATCH_CSRRC 0x3073
490#define MASK_CSRRC 0x707f
491#define MATCH_CSRRWI 0x5073
492#define MASK_CSRRWI 0x707f
493#define MATCH_CSRRSI 0x6073
494#define MASK_CSRRSI 0x707f
495#define MATCH_CSRRCI 0x7073
496#define MASK_CSRRCI 0x707f
497#define MATCH_FADD_S 0x53
498#define MASK_FADD_S 0xfe00007f
499#define MATCH_FSUB_S 0x8000053
500#define MASK_FSUB_S 0xfe00007f
501#define MATCH_FMUL_S 0x10000053
502#define MASK_FMUL_S 0xfe00007f
503#define MATCH_FDIV_S 0x18000053
504#define MASK_FDIV_S 0xfe00007f
505#define MATCH_FSGNJ_S 0x20000053
506#define MASK_FSGNJ_S 0xfe00707f
507#define MATCH_FSGNJN_S 0x20001053
508#define MASK_FSGNJN_S 0xfe00707f
509#define MATCH_FSGNJX_S 0x20002053
510#define MASK_FSGNJX_S 0xfe00707f
511#define MATCH_FMIN_S 0x28000053
512#define MASK_FMIN_S 0xfe00707f
513#define MATCH_FMAX_S 0x28001053
514#define MASK_FMAX_S 0xfe00707f
515#define MATCH_FSQRT_S 0x58000053
516#define MASK_FSQRT_S 0xfff0007f
517#define MATCH_FADD_D 0x2000053
518#define MASK_FADD_D 0xfe00007f
519#define MATCH_FSUB_D 0xa000053
520#define MASK_FSUB_D 0xfe00007f
521#define MATCH_FMUL_D 0x12000053
522#define MASK_FMUL_D 0xfe00007f
523#define MATCH_FDIV_D 0x1a000053
524#define MASK_FDIV_D 0xfe00007f
525#define MATCH_FSGNJ_D 0x22000053
526#define MASK_FSGNJ_D 0xfe00707f
527#define MATCH_FSGNJN_D 0x22001053
528#define MASK_FSGNJN_D 0xfe00707f
529#define MATCH_FSGNJX_D 0x22002053
530#define MASK_FSGNJX_D 0xfe00707f
531#define MATCH_FMIN_D 0x2a000053
532#define MASK_FMIN_D 0xfe00707f
533#define MATCH_FMAX_D 0x2a001053
534#define MASK_FMAX_D 0xfe00707f
535#define MATCH_FCVT_S_D 0x40100053
536#define MASK_FCVT_S_D 0xfff0007f
537#define MATCH_FCVT_D_S 0x42000053
538#define MASK_FCVT_D_S 0xfff0007f
539#define MATCH_FSQRT_D 0x5a000053
540#define MASK_FSQRT_D 0xfff0007f
541#define MATCH_FLE_S 0xa0000053
542#define MASK_FLE_S 0xfe00707f
543#define MATCH_FLT_S 0xa0001053
544#define MASK_FLT_S 0xfe00707f
545#define MATCH_FEQ_S 0xa0002053
546#define MASK_FEQ_S 0xfe00707f
547#define MATCH_FLE_D 0xa2000053
548#define MASK_FLE_D 0xfe00707f
549#define MATCH_FLT_D 0xa2001053
550#define MASK_FLT_D 0xfe00707f
551#define MATCH_FEQ_D 0xa2002053
552#define MASK_FEQ_D 0xfe00707f
553#define MATCH_FCVT_W_S 0xc0000053
554#define MASK_FCVT_W_S 0xfff0007f
555#define MATCH_FCVT_WU_S 0xc0100053
556#define MASK_FCVT_WU_S 0xfff0007f
557#define MATCH_FCVT_L_S 0xc0200053
558#define MASK_FCVT_L_S 0xfff0007f
559#define MATCH_FCVT_LU_S 0xc0300053
560#define MASK_FCVT_LU_S 0xfff0007f
561#define MATCH_FMV_X_S 0xe0000053
562#define MASK_FMV_X_S 0xfff0707f
563#define MATCH_FCLASS_S 0xe0001053
564#define MASK_FCLASS_S 0xfff0707f
565#define MATCH_FCVT_W_D 0xc2000053
566#define MASK_FCVT_W_D 0xfff0007f
567#define MATCH_FCVT_WU_D 0xc2100053
568#define MASK_FCVT_WU_D 0xfff0007f
569#define MATCH_FCVT_L_D 0xc2200053
570#define MASK_FCVT_L_D 0xfff0007f
571#define MATCH_FCVT_LU_D 0xc2300053
572#define MASK_FCVT_LU_D 0xfff0007f
573#define MATCH_FMV_X_D 0xe2000053
574#define MASK_FMV_X_D 0xfff0707f
575#define MATCH_FCLASS_D 0xe2001053
576#define MASK_FCLASS_D 0xfff0707f
577#define MATCH_FCVT_S_W 0xd0000053
578#define MASK_FCVT_S_W 0xfff0007f
579#define MATCH_FCVT_S_WU 0xd0100053
580#define MASK_FCVT_S_WU 0xfff0007f
581#define MATCH_FCVT_S_L 0xd0200053
582#define MASK_FCVT_S_L 0xfff0007f
583#define MATCH_FCVT_S_LU 0xd0300053
584#define MASK_FCVT_S_LU 0xfff0007f
585#define MATCH_FMV_S_X 0xf0000053
586#define MASK_FMV_S_X 0xfff0707f
587#define MATCH_FCVT_D_W 0xd2000053
588#define MASK_FCVT_D_W 0xfff0007f
589#define MATCH_FCVT_D_WU 0xd2100053
590#define MASK_FCVT_D_WU 0xfff0007f
591#define MATCH_FCVT_D_L 0xd2200053
592#define MASK_FCVT_D_L 0xfff0007f
593#define MATCH_FCVT_D_LU 0xd2300053
594#define MASK_FCVT_D_LU 0xfff0007f
595#define MATCH_FMV_D_X 0xf2000053
596#define MASK_FMV_D_X 0xfff0707f
597#define MATCH_FLW 0x2007
598#define MASK_FLW 0x707f
599#define MATCH_FLD 0x3007
600#define MASK_FLD 0x707f
601#define MATCH_FSW 0x2027
602#define MASK_FSW 0x707f
603#define MATCH_FSD 0x3027
604#define MASK_FSD 0x707f
605#define MATCH_FMADD_S 0x43
606#define MASK_FMADD_S 0x600007f
607#define MATCH_FMSUB_S 0x47
608#define MASK_FMSUB_S 0x600007f
609#define MATCH_FNMSUB_S 0x4b
610#define MASK_FNMSUB_S 0x600007f
611#define MATCH_FNMADD_S 0x4f
612#define MASK_FNMADD_S 0x600007f
613#define MATCH_FMADD_D 0x2000043
614#define MASK_FMADD_D 0x600007f
615#define MATCH_FMSUB_D 0x2000047
616#define MASK_FMSUB_D 0x600007f
617#define MATCH_FNMSUB_D 0x200004b
618#define MASK_FNMSUB_D 0x600007f
619#define MATCH_FNMADD_D 0x200004f
620#define MASK_FNMADD_D 0x600007f
621#define MATCH_C_NOP 0x1
622#define MASK_C_NOP 0xffff
623#define MATCH_C_ADDI16SP 0x6101
624#define MASK_C_ADDI16SP 0xef83
625#define MATCH_C_JR 0x8002
626#define MASK_C_JR 0xf07f
627#define MATCH_C_JALR 0x9002
628#define MASK_C_JALR 0xf07f
629#define MATCH_C_EBREAK 0x9002
630#define MASK_C_EBREAK 0xffff
631#define MATCH_C_LD 0x6000
632#define MASK_C_LD 0xe003
633#define MATCH_C_SD 0xe000
634#define MASK_C_SD 0xe003
635#define MATCH_C_ADDIW 0x2001
636#define MASK_C_ADDIW 0xe003
637#define MATCH_C_LDSP 0x6002
638#define MASK_C_LDSP 0xe003
639#define MATCH_C_SDSP 0xe002
640#define MASK_C_SDSP 0xe003
641#define MATCH_C_ADDI4SPN 0x0
642#define MASK_C_ADDI4SPN 0xe003
643#define MATCH_C_FLD 0x2000
644#define MASK_C_FLD 0xe003
645#define MATCH_C_LW 0x4000
646#define MASK_C_LW 0xe003
647#define MATCH_C_FLW 0x6000
648#define MASK_C_FLW 0xe003
649#define MATCH_C_FSD 0xa000
650#define MASK_C_FSD 0xe003
651#define MATCH_C_SW 0xc000
652#define MASK_C_SW 0xe003
653#define MATCH_C_FSW 0xe000
654#define MASK_C_FSW 0xe003
655#define MATCH_C_ADDI 0x1
656#define MASK_C_ADDI 0xe003
657#define MATCH_C_JAL 0x2001
658#define MASK_C_JAL 0xe003
659#define MATCH_C_LI 0x4001
660#define MASK_C_LI 0xe003
661#define MATCH_C_LUI 0x6001
662#define MASK_C_LUI 0xe003
663#define MATCH_C_SRLI 0x8001
664#define MASK_C_SRLI 0xec03
665#define MATCH_C_SRAI 0x8401
666#define MASK_C_SRAI 0xec03
667#define MATCH_C_ANDI 0x8801
668#define MASK_C_ANDI 0xec03
669#define MATCH_C_SUB 0x8c01
670#define MASK_C_SUB 0xfc63
671#define MATCH_C_XOR 0x8c21
672#define MASK_C_XOR 0xfc63
673#define MATCH_C_OR 0x8c41
674#define MASK_C_OR 0xfc63
675#define MATCH_C_AND 0x8c61
676#define MASK_C_AND 0xfc63
677#define MATCH_C_SUBW 0x9c01
678#define MASK_C_SUBW 0xfc63
679#define MATCH_C_ADDW 0x9c21
680#define MASK_C_ADDW 0xfc63
681#define MATCH_C_J 0xa001
682#define MASK_C_J 0xe003
683#define MATCH_C_BEQZ 0xc001
684#define MASK_C_BEQZ 0xe003
685#define MATCH_C_BNEZ 0xe001
686#define MASK_C_BNEZ 0xe003
687#define MATCH_C_SLLI 0x2
688#define MASK_C_SLLI 0xe003
689#define MATCH_C_FLDSP 0x2002
690#define MASK_C_FLDSP 0xe003
691#define MATCH_C_LWSP 0x4002
692#define MASK_C_LWSP 0xe003
693#define MATCH_C_FLWSP 0x6002
694#define MASK_C_FLWSP 0xe003
695#define MATCH_C_MV 0x8002
696#define MASK_C_MV 0xf003
697#define MATCH_C_ADD 0x9002
698#define MASK_C_ADD 0xf003
699#define MATCH_C_FSDSP 0xa002
700#define MASK_C_FSDSP 0xe003
701#define MATCH_C_SWSP 0xc002
702#define MASK_C_SWSP 0xe003
703#define MATCH_C_FSWSP 0xe002
704#define MASK_C_FSWSP 0xe003
705#define MATCH_CUSTOM0 0xb
706#define MASK_CUSTOM0 0x707f
707#define MATCH_CUSTOM0_RS1 0x200b
708#define MASK_CUSTOM0_RS1 0x707f
709#define MATCH_CUSTOM0_RS1_RS2 0x300b
710#define MASK_CUSTOM0_RS1_RS2 0x707f
711#define MATCH_CUSTOM0_RD 0x400b
712#define MASK_CUSTOM0_RD 0x707f
713#define MATCH_CUSTOM0_RD_RS1 0x600b
714#define MASK_CUSTOM0_RD_RS1 0x707f
715#define MATCH_CUSTOM0_RD_RS1_RS2 0x700b
716#define MASK_CUSTOM0_RD_RS1_RS2 0x707f
717#define MATCH_CUSTOM1 0x2b
718#define MASK_CUSTOM1 0x707f
719#define MATCH_CUSTOM1_RS1 0x202b
720#define MASK_CUSTOM1_RS1 0x707f
721#define MATCH_CUSTOM1_RS1_RS2 0x302b
722#define MASK_CUSTOM1_RS1_RS2 0x707f
723#define MATCH_CUSTOM1_RD 0x402b
724#define MASK_CUSTOM1_RD 0x707f
725#define MATCH_CUSTOM1_RD_RS1 0x602b
726#define MASK_CUSTOM1_RD_RS1 0x707f
727#define MATCH_CUSTOM1_RD_RS1_RS2 0x702b
728#define MASK_CUSTOM1_RD_RS1_RS2 0x707f
729#define MATCH_CUSTOM2 0x5b
730#define MASK_CUSTOM2 0x707f
731#define MATCH_CUSTOM2_RS1 0x205b
732#define MASK_CUSTOM2_RS1 0x707f
733#define MATCH_CUSTOM2_RS1_RS2 0x305b
734#define MASK_CUSTOM2_RS1_RS2 0x707f
735#define MATCH_CUSTOM2_RD 0x405b
736#define MASK_CUSTOM2_RD 0x707f
737#define MATCH_CUSTOM2_RD_RS1 0x605b
738#define MASK_CUSTOM2_RD_RS1 0x707f
739#define MATCH_CUSTOM2_RD_RS1_RS2 0x705b
740#define MASK_CUSTOM2_RD_RS1_RS2 0x707f
741#define MATCH_CUSTOM3 0x7b
742#define MASK_CUSTOM3 0x707f
743#define MATCH_CUSTOM3_RS1 0x207b
744#define MASK_CUSTOM3_RS1 0x707f
745#define MATCH_CUSTOM3_RS1_RS2 0x307b
746#define MASK_CUSTOM3_RS1_RS2 0x707f
747#define MATCH_CUSTOM3_RD 0x407b
748#define MASK_CUSTOM3_RD 0x707f
749#define MATCH_CUSTOM3_RD_RS1 0x607b
750#define MASK_CUSTOM3_RD_RS1 0x707f
751#define MATCH_CUSTOM3_RD_RS1_RS2 0x707b
752#define MASK_CUSTOM3_RD_RS1_RS2 0x707f
753#define CSR_FFLAGS 0x1
754#define CSR_FRM 0x2
755#define CSR_FCSR 0x3
756#define CSR_CYCLE 0xc00
757#define CSR_TIME 0xc01
758#define CSR_INSTRET 0xc02
759#define CSR_HPMCOUNTER3 0xc03
760#define CSR_HPMCOUNTER4 0xc04
761#define CSR_HPMCOUNTER5 0xc05
762#define CSR_HPMCOUNTER6 0xc06
763#define CSR_HPMCOUNTER7 0xc07
764#define CSR_HPMCOUNTER8 0xc08
765#define CSR_HPMCOUNTER9 0xc09
766#define CSR_HPMCOUNTER10 0xc0a
767#define CSR_HPMCOUNTER11 0xc0b
768#define CSR_HPMCOUNTER12 0xc0c
769#define CSR_HPMCOUNTER13 0xc0d
770#define CSR_HPMCOUNTER14 0xc0e
771#define CSR_HPMCOUNTER15 0xc0f
772#define CSR_HPMCOUNTER16 0xc10
773#define CSR_HPMCOUNTER17 0xc11
774#define CSR_HPMCOUNTER18 0xc12
775#define CSR_HPMCOUNTER19 0xc13
776#define CSR_HPMCOUNTER20 0xc14
777#define CSR_HPMCOUNTER21 0xc15
778#define CSR_HPMCOUNTER22 0xc16
779#define CSR_HPMCOUNTER23 0xc17
780#define CSR_HPMCOUNTER24 0xc18
781#define CSR_HPMCOUNTER25 0xc19
782#define CSR_HPMCOUNTER26 0xc1a
783#define CSR_HPMCOUNTER27 0xc1b
784#define CSR_HPMCOUNTER28 0xc1c
785#define CSR_HPMCOUNTER29 0xc1d
786#define CSR_HPMCOUNTER30 0xc1e
787#define CSR_HPMCOUNTER31 0xc1f
788#define CSR_SSTATUS 0x100
789#define CSR_SIE 0x104
790#define CSR_STVEC 0x105
791#define CSR_SSCRATCH 0x140
792#define CSR_SEPC 0x141
793#define CSR_SCAUSE 0x142
794#define CSR_SBADADDR 0x143
795#define CSR_SIP 0x144
796#define CSR_SPTBR 0x180
797#define CSR_MSTATUS 0x300
798#define CSR_MISA 0x301
799#define CSR_MEDELEG 0x302
800#define CSR_MIDELEG 0x303
801#define CSR_MIE 0x304
802#define CSR_MTVEC 0x305
803#define CSR_MCOUNTEREN 0x306
804#define CSR_MSCRATCH 0x340
805#define CSR_MEPC 0x341
806#define CSR_MCAUSE 0x342
807#define CSR_MBADADDR 0x343
808#define CSR_MIP 0x344
809#define CSR_TSELECT 0x7a0
810#define CSR_TDATA1 0x7a1
811#define CSR_TDATA2 0x7a2
812#define CSR_TDATA3 0x7a3
813#define CSR_DCSR 0x7b0
814#define CSR_DPC 0x7b1
815#define CSR_DSCRATCH 0x7b2
816#define CSR_MCYCLE 0xb00
817#define CSR_MINSTRET 0xb02
818#define CSR_MHPMCOUNTER3 0xb03
819#define CSR_MHPMCOUNTER4 0xb04
820#define CSR_MHPMCOUNTER5 0xb05
821#define CSR_MHPMCOUNTER6 0xb06
822#define CSR_MHPMCOUNTER7 0xb07
823#define CSR_MHPMCOUNTER8 0xb08
824#define CSR_MHPMCOUNTER9 0xb09
825#define CSR_MHPMCOUNTER10 0xb0a
826#define CSR_MHPMCOUNTER11 0xb0b
827#define CSR_MHPMCOUNTER12 0xb0c
828#define CSR_MHPMCOUNTER13 0xb0d
829#define CSR_MHPMCOUNTER14 0xb0e
830#define CSR_MHPMCOUNTER15 0xb0f
831#define CSR_MHPMCOUNTER16 0xb10
832#define CSR_MHPMCOUNTER17 0xb11
833#define CSR_MHPMCOUNTER18 0xb12
834#define CSR_MHPMCOUNTER19 0xb13
835#define CSR_MHPMCOUNTER20 0xb14
836#define CSR_MHPMCOUNTER21 0xb15
837#define CSR_MHPMCOUNTER22 0xb16
838#define CSR_MHPMCOUNTER23 0xb17
839#define CSR_MHPMCOUNTER24 0xb18
840#define CSR_MHPMCOUNTER25 0xb19
841#define CSR_MHPMCOUNTER26 0xb1a
842#define CSR_MHPMCOUNTER27 0xb1b
843#define CSR_MHPMCOUNTER28 0xb1c
844#define CSR_MHPMCOUNTER29 0xb1d
845#define CSR_MHPMCOUNTER30 0xb1e
846#define CSR_MHPMCOUNTER31 0xb1f
847#define CSR_MUCOUNTEREN 0x320
848#define CSR_MSCOUNTEREN 0x321
849#define CSR_MHPMEVENT3 0x323
850#define CSR_MHPMEVENT4 0x324
851#define CSR_MHPMEVENT5 0x325
852#define CSR_MHPMEVENT6 0x326
853#define CSR_MHPMEVENT7 0x327
854#define CSR_MHPMEVENT8 0x328
855#define CSR_MHPMEVENT9 0x329
856#define CSR_MHPMEVENT10 0x32a
857#define CSR_MHPMEVENT11 0x32b
858#define CSR_MHPMEVENT12 0x32c
859#define CSR_MHPMEVENT13 0x32d
860#define CSR_MHPMEVENT14 0x32e
861#define CSR_MHPMEVENT15 0x32f
862#define CSR_MHPMEVENT16 0x330
863#define CSR_MHPMEVENT17 0x331
864#define CSR_MHPMEVENT18 0x332
865#define CSR_MHPMEVENT19 0x333
866#define CSR_MHPMEVENT20 0x334
867#define CSR_MHPMEVENT21 0x335
868#define CSR_MHPMEVENT22 0x336
869#define CSR_MHPMEVENT23 0x337
870#define CSR_MHPMEVENT24 0x338
871#define CSR_MHPMEVENT25 0x339
872#define CSR_MHPMEVENT26 0x33a
873#define CSR_MHPMEVENT27 0x33b
874#define CSR_MHPMEVENT28 0x33c
875#define CSR_MHPMEVENT29 0x33d
876#define CSR_MHPMEVENT30 0x33e
877#define CSR_MHPMEVENT31 0x33f
878#define CSR_MVENDORID 0xf11
879#define CSR_MARCHID 0xf12
880#define CSR_MIMPID 0xf13
881#define CSR_MHARTID 0xf14
882#define CSR_CYCLEH 0xc80
883#define CSR_TIMEH 0xc81
884#define CSR_INSTRETH 0xc82
885#define CSR_HPMCOUNTER3H 0xc83
886#define CSR_HPMCOUNTER4H 0xc84
887#define CSR_HPMCOUNTER5H 0xc85
888#define CSR_HPMCOUNTER6H 0xc86
889#define CSR_HPMCOUNTER7H 0xc87
890#define CSR_HPMCOUNTER8H 0xc88
891#define CSR_HPMCOUNTER9H 0xc89
892#define CSR_HPMCOUNTER10H 0xc8a
893#define CSR_HPMCOUNTER11H 0xc8b
894#define CSR_HPMCOUNTER12H 0xc8c
895#define CSR_HPMCOUNTER13H 0xc8d
896#define CSR_HPMCOUNTER14H 0xc8e
897#define CSR_HPMCOUNTER15H 0xc8f
898#define CSR_HPMCOUNTER16H 0xc90
899#define CSR_HPMCOUNTER17H 0xc91
900#define CSR_HPMCOUNTER18H 0xc92
901#define CSR_HPMCOUNTER19H 0xc93
902#define CSR_HPMCOUNTER20H 0xc94
903#define CSR_HPMCOUNTER21H 0xc95
904#define CSR_HPMCOUNTER22H 0xc96
905#define CSR_HPMCOUNTER23H 0xc97
906#define CSR_HPMCOUNTER24H 0xc98
907#define CSR_HPMCOUNTER25H 0xc99
908#define CSR_HPMCOUNTER26H 0xc9a
909#define CSR_HPMCOUNTER27H 0xc9b
910#define CSR_HPMCOUNTER28H 0xc9c
911#define CSR_HPMCOUNTER29H 0xc9d
912#define CSR_HPMCOUNTER30H 0xc9e
913#define CSR_HPMCOUNTER31H 0xc9f
914#define CSR_MCYCLEH 0xb80
915#define CSR_MINSTRETH 0xb82
916#define CSR_MHPMCOUNTER3H 0xb83
917#define CSR_MHPMCOUNTER4H 0xb84
918#define CSR_MHPMCOUNTER5H 0xb85
919#define CSR_MHPMCOUNTER6H 0xb86
920#define CSR_MHPMCOUNTER7H 0xb87
921#define CSR_MHPMCOUNTER8H 0xb88
922#define CSR_MHPMCOUNTER9H 0xb89
923#define CSR_MHPMCOUNTER10H 0xb8a
924#define CSR_MHPMCOUNTER11H 0xb8b
925#define CSR_MHPMCOUNTER12H 0xb8c
926#define CSR_MHPMCOUNTER13H 0xb8d
927#define CSR_MHPMCOUNTER14H 0xb8e
928#define CSR_MHPMCOUNTER15H 0xb8f
929#define CSR_MHPMCOUNTER16H 0xb90
930#define CSR_MHPMCOUNTER17H 0xb91
931#define CSR_MHPMCOUNTER18H 0xb92
932#define CSR_MHPMCOUNTER19H 0xb93
933#define CSR_MHPMCOUNTER20H 0xb94
934#define CSR_MHPMCOUNTER21H 0xb95
935#define CSR_MHPMCOUNTER22H 0xb96
936#define CSR_MHPMCOUNTER23H 0xb97
937#define CSR_MHPMCOUNTER24H 0xb98
938#define CSR_MHPMCOUNTER25H 0xb99
939#define CSR_MHPMCOUNTER26H 0xb9a
940#define CSR_MHPMCOUNTER27H 0xb9b
941#define CSR_MHPMCOUNTER28H 0xb9c
942#define CSR_MHPMCOUNTER29H 0xb9d
943#define CSR_MHPMCOUNTER30H 0xb9e
944#define CSR_MHPMCOUNTER31H 0xb9f
945
946
947#define CSR_MTVT 0x307
948#define CSR_MNXTI 0x345
949
950#define CSR_MCOUNTINHIBIT 0x320
951
952#define CSR_MNVEC 0x7C3
953
954
955
956#define CSR_USTATUS 0x000
957#define CSR_UIE 0x004
958#define CSR_UTVEC 0x005
959#define CSR_USCRATCH 0x040
960#define CSR_UEPC 0x041
961#define CSR_UCAUSE 0x042
962#define CSR_UTVAL 0x043
963#define CSR_UIP 0x044
964#define CSR_UINTSTATUS 0x046
965#define CSR_MINTSTATUS 0x346
966#define CSR_UTVT2 0x848
967
968#define CSR_UTVT 0x007
969#define USCRATCHCSWL 0x049
970
971
972//#define CSR_MISA 0x048
973
974#define CSR_PUSHUCAUSE 0x849
975#define CSR_PUSHUEPC 0x84a
976#define CSR_UNXTI 0x045
977#define CSR_JLUNXTI 0x847
978
979
980#define CSR_LSTEPCTRL 0x7e8
981#define CSR_LSTEPFORC 0x7e9
982
983#define CSR_SCPCTRL 0x7f3
984
985#define CSR_MTVT2 0x7EC
986#define CSR_JALMNXTI 0x7ED
987#define CSR_PUSHMCAUSE 0x7EE
988#define CSR_PUSHMEPC 0x7EF
989#define CSR_PUSHMSUBM 0x7EB
990
991#define CSR_WFE 0x810
992#define CSR_SLEEPVALUE 0x811
993#define CSR_TXEVT 0x812
994
995#define CSR_MMISC_CTL 0x7d0
996#define CSR_MSUBM 0x7c4
997
998
999#define CAUSE_MISALIGNED_FETCH 0x0
1000#define CAUSE_FAULT_FETCH 0x1
1001#define CAUSE_ILLEGAL_INSTRUCTION 0x2
1002#define CAUSE_BREAKPOINT 0x3
1003#define CAUSE_MISALIGNED_LOAD 0x4
1004#define CAUSE_FAULT_LOAD 0x5
1005#define CAUSE_MISALIGNED_STORE 0x6
1006#define CAUSE_FAULT_STORE 0x7
1007#define CAUSE_USER_ECALL 0x8
1008#define CAUSE_SUPERVISOR_ECALL 0x9
1009#define CAUSE_HYPERVISOR_ECALL 0xa
1010#define CAUSE_MACHINE_ECALL 0xb
1011// user-define CSR
1012#define CSR_MCOUNTERSTOP 0xbff
1013#define CSR_ISTATUS 0x310
1014#define CSR_NSTATUS 0x311
1015#define CSR_MIVEC 0x312
1016#define CSR_MSUBMODE 0x314
1017#define CSR_MSCRATCH1 0x350
1018#define CSR_MNPC 0x351
1019#define CSR_MIPC 0x352
1020#define CSR_DBGSTOP 0xbfc
1021#define CSR_WFIMODE 0xbfb
1022//#define CSR_TXEVT 0xbfa
1023//#define CSR_WFE 0xbf9
1024//#endif
1025#define read_csr_msubmode read_csr(0x7c4)
1026#ifdef DECLARE_INSN
1027DECLARE_INSN(beq, MATCH_BEQ, MASK_BEQ)
1028DECLARE_INSN(bne, MATCH_BNE, MASK_BNE)
1029DECLARE_INSN(blt, MATCH_BLT, MASK_BLT)
1030DECLARE_INSN(bge, MATCH_BGE, MASK_BGE)
1031DECLARE_INSN(bltu, MATCH_BLTU, MASK_BLTU)
1032DECLARE_INSN(bgeu, MATCH_BGEU, MASK_BGEU)
1033DECLARE_INSN(jalr, MATCH_JALR, MASK_JALR)
1034DECLARE_INSN(jal, MATCH_JAL, MASK_JAL)
1035DECLARE_INSN(lui, MATCH_LUI, MASK_LUI)
1036DECLARE_INSN(auipc, MATCH_AUIPC, MASK_AUIPC)
1037DECLARE_INSN(addi, MATCH_ADDI, MASK_ADDI)
1038DECLARE_INSN(slli, MATCH_SLLI, MASK_SLLI)
1039DECLARE_INSN(slti, MATCH_SLTI, MASK_SLTI)
1040DECLARE_INSN(sltiu, MATCH_SLTIU, MASK_SLTIU)
1041DECLARE_INSN(xori, MATCH_XORI, MASK_XORI)
1042DECLARE_INSN(srli, MATCH_SRLI, MASK_SRLI)
1043DECLARE_INSN(srai, MATCH_SRAI, MASK_SRAI)
1044DECLARE_INSN(ori, MATCH_ORI, MASK_ORI)
1045DECLARE_INSN(andi, MATCH_ANDI, MASK_ANDI)
1046DECLARE_INSN(add, MATCH_ADD, MASK_ADD)
1047DECLARE_INSN(sub, MATCH_SUB, MASK_SUB)
1048DECLARE_INSN(sll, MATCH_SLL, MASK_SLL)
1049DECLARE_INSN(slt, MATCH_SLT, MASK_SLT)
1050DECLARE_INSN(sltu, MATCH_SLTU, MASK_SLTU)
1051DECLARE_INSN(xor, MATCH_XOR, MASK_XOR)
1052DECLARE_INSN(srl, MATCH_SRL, MASK_SRL)
1053DECLARE_INSN(sra, MATCH_SRA, MASK_SRA)
1054DECLARE_INSN(or, MATCH_OR, MASK_OR)
1055DECLARE_INSN(and, MATCH_AND, MASK_AND)
1056DECLARE_INSN(addiw, MATCH_ADDIW, MASK_ADDIW)
1057DECLARE_INSN(slliw, MATCH_SLLIW, MASK_SLLIW)
1058DECLARE_INSN(srliw, MATCH_SRLIW, MASK_SRLIW)
1059DECLARE_INSN(sraiw, MATCH_SRAIW, MASK_SRAIW)
1060DECLARE_INSN(addw, MATCH_ADDW, MASK_ADDW)
1061DECLARE_INSN(subw, MATCH_SUBW, MASK_SUBW)
1062DECLARE_INSN(sllw, MATCH_SLLW, MASK_SLLW)
1063DECLARE_INSN(srlw, MATCH_SRLW, MASK_SRLW)
1064DECLARE_INSN(sraw, MATCH_SRAW, MASK_SRAW)
1065DECLARE_INSN(lb, MATCH_LB, MASK_LB)
1066DECLARE_INSN(lh, MATCH_LH, MASK_LH)
1067DECLARE_INSN(lw, MATCH_LW, MASK_LW)
1068DECLARE_INSN(ld, MATCH_LD, MASK_LD)
1069DECLARE_INSN(lbu, MATCH_LBU, MASK_LBU)
1070DECLARE_INSN(lhu, MATCH_LHU, MASK_LHU)
1071DECLARE_INSN(lwu, MATCH_LWU, MASK_LWU)
1072DECLARE_INSN(sb, MATCH_SB, MASK_SB)
1073DECLARE_INSN(sh, MATCH_SH, MASK_SH)
1074DECLARE_INSN(sw, MATCH_SW, MASK_SW)
1075DECLARE_INSN(sd, MATCH_SD, MASK_SD)
1076DECLARE_INSN(fence, MATCH_FENCE, MASK_FENCE)
1077DECLARE_INSN(fence_i, MATCH_FENCE_I, MASK_FENCE_I)
1078DECLARE_INSN(mul, MATCH_MUL, MASK_MUL)
1079DECLARE_INSN(mulh, MATCH_MULH, MASK_MULH)
1080DECLARE_INSN(mulhsu, MATCH_MULHSU, MASK_MULHSU)
1081DECLARE_INSN(mulhu, MATCH_MULHU, MASK_MULHU)
1082DECLARE_INSN(div, MATCH_DIV, MASK_DIV)
1083DECLARE_INSN(divu, MATCH_DIVU, MASK_DIVU)
1084DECLARE_INSN(rem, MATCH_REM, MASK_REM)
1085DECLARE_INSN(remu, MATCH_REMU, MASK_REMU)
1086DECLARE_INSN(mulw, MATCH_MULW, MASK_MULW)
1087DECLARE_INSN(divw, MATCH_DIVW, MASK_DIVW)
1088DECLARE_INSN(divuw, MATCH_DIVUW, MASK_DIVUW)
1089DECLARE_INSN(remw, MATCH_REMW, MASK_REMW)
1090DECLARE_INSN(remuw, MATCH_REMUW, MASK_REMUW)
1091DECLARE_INSN(amoadd_w, MATCH_AMOADD_W, MASK_AMOADD_W)
1092DECLARE_INSN(amoxor_w, MATCH_AMOXOR_W, MASK_AMOXOR_W)
1093DECLARE_INSN(amoor_w, MATCH_AMOOR_W, MASK_AMOOR_W)
1094DECLARE_INSN(amoand_w, MATCH_AMOAND_W, MASK_AMOAND_W)
1095DECLARE_INSN(amomin_w, MATCH_AMOMIN_W, MASK_AMOMIN_W)
1096DECLARE_INSN(amomax_w, MATCH_AMOMAX_W, MASK_AMOMAX_W)
1097DECLARE_INSN(amominu_w, MATCH_AMOMINU_W, MASK_AMOMINU_W)
1098DECLARE_INSN(amomaxu_w, MATCH_AMOMAXU_W, MASK_AMOMAXU_W)
1099DECLARE_INSN(amoswap_w, MATCH_AMOSWAP_W, MASK_AMOSWAP_W)
1100DECLARE_INSN(lr_w, MATCH_LR_W, MASK_LR_W)
1101DECLARE_INSN(sc_w, MATCH_SC_W, MASK_SC_W)
1102DECLARE_INSN(amoadd_d, MATCH_AMOADD_D, MASK_AMOADD_D)
1103DECLARE_INSN(amoxor_d, MATCH_AMOXOR_D, MASK_AMOXOR_D)
1104DECLARE_INSN(amoor_d, MATCH_AMOOR_D, MASK_AMOOR_D)
1105DECLARE_INSN(amoand_d, MATCH_AMOAND_D, MASK_AMOAND_D)
1106DECLARE_INSN(amomin_d, MATCH_AMOMIN_D, MASK_AMOMIN_D)
1107DECLARE_INSN(amomax_d, MATCH_AMOMAX_D, MASK_AMOMAX_D)
1108DECLARE_INSN(amominu_d, MATCH_AMOMINU_D, MASK_AMOMINU_D)
1109DECLARE_INSN(amomaxu_d, MATCH_AMOMAXU_D, MASK_AMOMAXU_D)
1110DECLARE_INSN(amoswap_d, MATCH_AMOSWAP_D, MASK_AMOSWAP_D)
1111DECLARE_INSN(lr_d, MATCH_LR_D, MASK_LR_D)
1112DECLARE_INSN(sc_d, MATCH_SC_D, MASK_SC_D)
1113DECLARE_INSN(ecall, MATCH_ECALL, MASK_ECALL)
1114DECLARE_INSN(ebreak, MATCH_EBREAK, MASK_EBREAK)
1115DECLARE_INSN(uret, MATCH_URET, MASK_URET)
1116DECLARE_INSN(sret, MATCH_SRET, MASK_SRET)
1117DECLARE_INSN(hret, MATCH_HRET, MASK_HRET)
1118DECLARE_INSN(mret, MATCH_MRET, MASK_MRET)
1119DECLARE_INSN(dret, MATCH_DRET, MASK_DRET)
1120DECLARE_INSN(sfence_vm, MATCH_SFENCE_VM, MASK_SFENCE_VM)
1121DECLARE_INSN(wfi, MATCH_WFI, MASK_WFI)
1122DECLARE_INSN(csrrw, MATCH_CSRRW, MASK_CSRRW)
1123DECLARE_INSN(csrrs, MATCH_CSRRS, MASK_CSRRS)
1124DECLARE_INSN(csrrc, MATCH_CSRRC, MASK_CSRRC)
1125DECLARE_INSN(csrrwi, MATCH_CSRRWI, MASK_CSRRWI)
1126DECLARE_INSN(csrrsi, MATCH_CSRRSI, MASK_CSRRSI)
1127DECLARE_INSN(csrrci, MATCH_CSRRCI, MASK_CSRRCI)
1128DECLARE_INSN(fadd_s, MATCH_FADD_S, MASK_FADD_S)
1129DECLARE_INSN(fsub_s, MATCH_FSUB_S, MASK_FSUB_S)
1130DECLARE_INSN(fmul_s, MATCH_FMUL_S, MASK_FMUL_S)
1131DECLARE_INSN(fdiv_s, MATCH_FDIV_S, MASK_FDIV_S)
1132DECLARE_INSN(fsgnj_s, MATCH_FSGNJ_S, MASK_FSGNJ_S)
1133DECLARE_INSN(fsgnjn_s, MATCH_FSGNJN_S, MASK_FSGNJN_S)
1134DECLARE_INSN(fsgnjx_s, MATCH_FSGNJX_S, MASK_FSGNJX_S)
1135DECLARE_INSN(fmin_s, MATCH_FMIN_S, MASK_FMIN_S)
1136DECLARE_INSN(fmax_s, MATCH_FMAX_S, MASK_FMAX_S)
1137DECLARE_INSN(fsqrt_s, MATCH_FSQRT_S, MASK_FSQRT_S)
1138DECLARE_INSN(fadd_d, MATCH_FADD_D, MASK_FADD_D)
1139DECLARE_INSN(fsub_d, MATCH_FSUB_D, MASK_FSUB_D)
1140DECLARE_INSN(fmul_d, MATCH_FMUL_D, MASK_FMUL_D)
1141DECLARE_INSN(fdiv_d, MATCH_FDIV_D, MASK_FDIV_D)
1142DECLARE_INSN(fsgnj_d, MATCH_FSGNJ_D, MASK_FSGNJ_D)
1143DECLARE_INSN(fsgnjn_d, MATCH_FSGNJN_D, MASK_FSGNJN_D)
1144DECLARE_INSN(fsgnjx_d, MATCH_FSGNJX_D, MASK_FSGNJX_D)
1145DECLARE_INSN(fmin_d, MATCH_FMIN_D, MASK_FMIN_D)
1146DECLARE_INSN(fmax_d, MATCH_FMAX_D, MASK_FMAX_D)
1147DECLARE_INSN(fcvt_s_d, MATCH_FCVT_S_D, MASK_FCVT_S_D)
1148DECLARE_INSN(fcvt_d_s, MATCH_FCVT_D_S, MASK_FCVT_D_S)
1149DECLARE_INSN(fsqrt_d, MATCH_FSQRT_D, MASK_FSQRT_D)
1150DECLARE_INSN(fle_s, MATCH_FLE_S, MASK_FLE_S)
1151DECLARE_INSN(flt_s, MATCH_FLT_S, MASK_FLT_S)
1152DECLARE_INSN(feq_s, MATCH_FEQ_S, MASK_FEQ_S)
1153DECLARE_INSN(fle_d, MATCH_FLE_D, MASK_FLE_D)
1154DECLARE_INSN(flt_d, MATCH_FLT_D, MASK_FLT_D)
1155DECLARE_INSN(feq_d, MATCH_FEQ_D, MASK_FEQ_D)
1156DECLARE_INSN(fcvt_w_s, MATCH_FCVT_W_S, MASK_FCVT_W_S)
1157DECLARE_INSN(fcvt_wu_s, MATCH_FCVT_WU_S, MASK_FCVT_WU_S)
1158DECLARE_INSN(fcvt_l_s, MATCH_FCVT_L_S, MASK_FCVT_L_S)
1159DECLARE_INSN(fcvt_lu_s, MATCH_FCVT_LU_S, MASK_FCVT_LU_S)
1160DECLARE_INSN(fmv_x_s, MATCH_FMV_X_S, MASK_FMV_X_S)
1161DECLARE_INSN(fclass_s, MATCH_FCLASS_S, MASK_FCLASS_S)
1162DECLARE_INSN(fcvt_w_d, MATCH_FCVT_W_D, MASK_FCVT_W_D)
1163DECLARE_INSN(fcvt_wu_d, MATCH_FCVT_WU_D, MASK_FCVT_WU_D)
1164DECLARE_INSN(fcvt_l_d, MATCH_FCVT_L_D, MASK_FCVT_L_D)
1165DECLARE_INSN(fcvt_lu_d, MATCH_FCVT_LU_D, MASK_FCVT_LU_D)
1166DECLARE_INSN(fmv_x_d, MATCH_FMV_X_D, MASK_FMV_X_D)
1167DECLARE_INSN(fclass_d, MATCH_FCLASS_D, MASK_FCLASS_D)
1168DECLARE_INSN(fcvt_s_w, MATCH_FCVT_S_W, MASK_FCVT_S_W)
1169DECLARE_INSN(fcvt_s_wu, MATCH_FCVT_S_WU, MASK_FCVT_S_WU)
1170DECLARE_INSN(fcvt_s_l, MATCH_FCVT_S_L, MASK_FCVT_S_L)
1171DECLARE_INSN(fcvt_s_lu, MATCH_FCVT_S_LU, MASK_FCVT_S_LU)
1172DECLARE_INSN(fmv_s_x, MATCH_FMV_S_X, MASK_FMV_S_X)
1173DECLARE_INSN(fcvt_d_w, MATCH_FCVT_D_W, MASK_FCVT_D_W)
1174DECLARE_INSN(fcvt_d_wu, MATCH_FCVT_D_WU, MASK_FCVT_D_WU)
1175DECLARE_INSN(fcvt_d_l, MATCH_FCVT_D_L, MASK_FCVT_D_L)
1176DECLARE_INSN(fcvt_d_lu, MATCH_FCVT_D_LU, MASK_FCVT_D_LU)
1177DECLARE_INSN(fmv_d_x, MATCH_FMV_D_X, MASK_FMV_D_X)
1178DECLARE_INSN(flw, MATCH_FLW, MASK_FLW)
1179DECLARE_INSN(fld, MATCH_FLD, MASK_FLD)
1180DECLARE_INSN(fsw, MATCH_FSW, MASK_FSW)
1181DECLARE_INSN(fsd, MATCH_FSD, MASK_FSD)
1182DECLARE_INSN(fmadd_s, MATCH_FMADD_S, MASK_FMADD_S)
1183DECLARE_INSN(fmsub_s, MATCH_FMSUB_S, MASK_FMSUB_S)
1184DECLARE_INSN(fnmsub_s, MATCH_FNMSUB_S, MASK_FNMSUB_S)
1185DECLARE_INSN(fnmadd_s, MATCH_FNMADD_S, MASK_FNMADD_S)
1186DECLARE_INSN(fmadd_d, MATCH_FMADD_D, MASK_FMADD_D)
1187DECLARE_INSN(fmsub_d, MATCH_FMSUB_D, MASK_FMSUB_D)
1188DECLARE_INSN(fnmsub_d, MATCH_FNMSUB_D, MASK_FNMSUB_D)
1189DECLARE_INSN(fnmadd_d, MATCH_FNMADD_D, MASK_FNMADD_D)
1190DECLARE_INSN(c_nop, MATCH_C_NOP, MASK_C_NOP)
1191DECLARE_INSN(c_addi16sp, MATCH_C_ADDI16SP, MASK_C_ADDI16SP)
1192DECLARE_INSN(c_jr, MATCH_C_JR, MASK_C_JR)
1193DECLARE_INSN(c_jalr, MATCH_C_JALR, MASK_C_JALR)
1194DECLARE_INSN(c_ebreak, MATCH_C_EBREAK, MASK_C_EBREAK)
1195DECLARE_INSN(c_ld, MATCH_C_LD, MASK_C_LD)
1196DECLARE_INSN(c_sd, MATCH_C_SD, MASK_C_SD)
1197DECLARE_INSN(c_addiw, MATCH_C_ADDIW, MASK_C_ADDIW)
1198DECLARE_INSN(c_ldsp, MATCH_C_LDSP, MASK_C_LDSP)
1199DECLARE_INSN(c_sdsp, MATCH_C_SDSP, MASK_C_SDSP)
1200DECLARE_INSN(c_addi4spn, MATCH_C_ADDI4SPN, MASK_C_ADDI4SPN)
1201DECLARE_INSN(c_fld, MATCH_C_FLD, MASK_C_FLD)
1202DECLARE_INSN(c_lw, MATCH_C_LW, MASK_C_LW)
1203DECLARE_INSN(c_flw, MATCH_C_FLW, MASK_C_FLW)
1204DECLARE_INSN(c_fsd, MATCH_C_FSD, MASK_C_FSD)
1205DECLARE_INSN(c_sw, MATCH_C_SW, MASK_C_SW)
1206DECLARE_INSN(c_fsw, MATCH_C_FSW, MASK_C_FSW)
1207DECLARE_INSN(c_addi, MATCH_C_ADDI, MASK_C_ADDI)
1208DECLARE_INSN(c_jal, MATCH_C_JAL, MASK_C_JAL)
1209DECLARE_INSN(c_li, MATCH_C_LI, MASK_C_LI)
1210DECLARE_INSN(c_lui, MATCH_C_LUI, MASK_C_LUI)
1211DECLARE_INSN(c_srli, MATCH_C_SRLI, MASK_C_SRLI)
1212DECLARE_INSN(c_srai, MATCH_C_SRAI, MASK_C_SRAI)
1213DECLARE_INSN(c_andi, MATCH_C_ANDI, MASK_C_ANDI)
1214DECLARE_INSN(c_sub, MATCH_C_SUB, MASK_C_SUB)
1215DECLARE_INSN(c_xor, MATCH_C_XOR, MASK_C_XOR)
1216DECLARE_INSN(c_or, MATCH_C_OR, MASK_C_OR)
1217DECLARE_INSN(c_and, MATCH_C_AND, MASK_C_AND)
1218DECLARE_INSN(c_subw, MATCH_C_SUBW, MASK_C_SUBW)
1219DECLARE_INSN(c_addw, MATCH_C_ADDW, MASK_C_ADDW)
1220DECLARE_INSN(c_j, MATCH_C_J, MASK_C_J)
1221DECLARE_INSN(c_beqz, MATCH_C_BEQZ, MASK_C_BEQZ)
1222DECLARE_INSN(c_bnez, MATCH_C_BNEZ, MASK_C_BNEZ)
1223DECLARE_INSN(c_slli, MATCH_C_SLLI, MASK_C_SLLI)
1224DECLARE_INSN(c_fldsp, MATCH_C_FLDSP, MASK_C_FLDSP)
1225DECLARE_INSN(c_lwsp, MATCH_C_LWSP, MASK_C_LWSP)
1226DECLARE_INSN(c_flwsp, MATCH_C_FLWSP, MASK_C_FLWSP)
1227DECLARE_INSN(c_mv, MATCH_C_MV, MASK_C_MV)
1228DECLARE_INSN(c_add, MATCH_C_ADD, MASK_C_ADD)
1229DECLARE_INSN(c_fsdsp, MATCH_C_FSDSP, MASK_C_FSDSP)
1230DECLARE_INSN(c_swsp, MATCH_C_SWSP, MASK_C_SWSP)
1231DECLARE_INSN(c_fswsp, MATCH_C_FSWSP, MASK_C_FSWSP)
1232DECLARE_INSN(custom0, MATCH_CUSTOM0, MASK_CUSTOM0)
1233DECLARE_INSN(custom0_rs1, MATCH_CUSTOM0_RS1, MASK_CUSTOM0_RS1)
1234DECLARE_INSN(custom0_rs1_rs2, MATCH_CUSTOM0_RS1_RS2, MASK_CUSTOM0_RS1_RS2)
1235DECLARE_INSN(custom0_rd, MATCH_CUSTOM0_RD, MASK_CUSTOM0_RD)
1236DECLARE_INSN(custom0_rd_rs1, MATCH_CUSTOM0_RD_RS1, MASK_CUSTOM0_RD_RS1)
1237DECLARE_INSN(custom0_rd_rs1_rs2, MATCH_CUSTOM0_RD_RS1_RS2, MASK_CUSTOM0_RD_RS1_RS2)
1238DECLARE_INSN(custom1, MATCH_CUSTOM1, MASK_CUSTOM1)
1239DECLARE_INSN(custom1_rs1, MATCH_CUSTOM1_RS1, MASK_CUSTOM1_RS1)
1240DECLARE_INSN(custom1_rs1_rs2, MATCH_CUSTOM1_RS1_RS2, MASK_CUSTOM1_RS1_RS2)
1241DECLARE_INSN(custom1_rd, MATCH_CUSTOM1_RD, MASK_CUSTOM1_RD)
1242DECLARE_INSN(custom1_rd_rs1, MATCH_CUSTOM1_RD_RS1, MASK_CUSTOM1_RD_RS1)
1243DECLARE_INSN(custom1_rd_rs1_rs2, MATCH_CUSTOM1_RD_RS1_RS2, MASK_CUSTOM1_RD_RS1_RS2)
1244DECLARE_INSN(custom2, MATCH_CUSTOM2, MASK_CUSTOM2)
1245DECLARE_INSN(custom2_rs1, MATCH_CUSTOM2_RS1, MASK_CUSTOM2_RS1)
1246DECLARE_INSN(custom2_rs1_rs2, MATCH_CUSTOM2_RS1_RS2, MASK_CUSTOM2_RS1_RS2)
1247DECLARE_INSN(custom2_rd, MATCH_CUSTOM2_RD, MASK_CUSTOM2_RD)
1248DECLARE_INSN(custom2_rd_rs1, MATCH_CUSTOM2_RD_RS1, MASK_CUSTOM2_RD_RS1)
1249DECLARE_INSN(custom2_rd_rs1_rs2, MATCH_CUSTOM2_RD_RS1_RS2, MASK_CUSTOM2_RD_RS1_RS2)
1250DECLARE_INSN(custom3, MATCH_CUSTOM3, MASK_CUSTOM3)
1251DECLARE_INSN(custom3_rs1, MATCH_CUSTOM3_RS1, MASK_CUSTOM3_RS1)
1252DECLARE_INSN(custom3_rs1_rs2, MATCH_CUSTOM3_RS1_RS2, MASK_CUSTOM3_RS1_RS2)
1253DECLARE_INSN(custom3_rd, MATCH_CUSTOM3_RD, MASK_CUSTOM3_RD)
1254DECLARE_INSN(custom3_rd_rs1, MATCH_CUSTOM3_RD_RS1, MASK_CUSTOM3_RD_RS1)
1255DECLARE_INSN(custom3_rd_rs1_rs2, MATCH_CUSTOM3_RD_RS1_RS2, MASK_CUSTOM3_RD_RS1_RS2)
1256#endif
1257#ifdef DECLARE_CSR
1258DECLARE_CSR(fflags, CSR_FFLAGS)
1259DECLARE_CSR(frm, CSR_FRM)
1260DECLARE_CSR(fcsr, CSR_FCSR)
1261DECLARE_CSR(cycle, CSR_CYCLE)
1262DECLARE_CSR(time, CSR_TIME)
1263DECLARE_CSR(instret, CSR_INSTRET)
1264DECLARE_CSR(hpmcounter3, CSR_HPMCOUNTER3)
1265DECLARE_CSR(hpmcounter4, CSR_HPMCOUNTER4)
1266DECLARE_CSR(hpmcounter5, CSR_HPMCOUNTER5)
1267DECLARE_CSR(hpmcounter6, CSR_HPMCOUNTER6)
1268DECLARE_CSR(hpmcounter7, CSR_HPMCOUNTER7)
1269DECLARE_CSR(hpmcounter8, CSR_HPMCOUNTER8)
1270DECLARE_CSR(hpmcounter9, CSR_HPMCOUNTER9)
1271DECLARE_CSR(hpmcounter10, CSR_HPMCOUNTER10)
1272DECLARE_CSR(hpmcounter11, CSR_HPMCOUNTER11)
1273DECLARE_CSR(hpmcounter12, CSR_HPMCOUNTER12)
1274DECLARE_CSR(hpmcounter13, CSR_HPMCOUNTER13)
1275DECLARE_CSR(hpmcounter14, CSR_HPMCOUNTER14)
1276DECLARE_CSR(hpmcounter15, CSR_HPMCOUNTER15)
1277DECLARE_CSR(hpmcounter16, CSR_HPMCOUNTER16)
1278DECLARE_CSR(hpmcounter17, CSR_HPMCOUNTER17)
1279DECLARE_CSR(hpmcounter18, CSR_HPMCOUNTER18)
1280DECLARE_CSR(hpmcounter19, CSR_HPMCOUNTER19)
1281DECLARE_CSR(hpmcounter20, CSR_HPMCOUNTER20)
1282DECLARE_CSR(hpmcounter21, CSR_HPMCOUNTER21)
1283DECLARE_CSR(hpmcounter22, CSR_HPMCOUNTER22)
1284DECLARE_CSR(hpmcounter23, CSR_HPMCOUNTER23)
1285DECLARE_CSR(hpmcounter24, CSR_HPMCOUNTER24)
1286DECLARE_CSR(hpmcounter25, CSR_HPMCOUNTER25)
1287DECLARE_CSR(hpmcounter26, CSR_HPMCOUNTER26)
1288DECLARE_CSR(hpmcounter27, CSR_HPMCOUNTER27)
1289DECLARE_CSR(hpmcounter28, CSR_HPMCOUNTER28)
1290DECLARE_CSR(hpmcounter29, CSR_HPMCOUNTER29)
1291DECLARE_CSR(hpmcounter30, CSR_HPMCOUNTER30)
1292DECLARE_CSR(hpmcounter31, CSR_HPMCOUNTER31)
1293DECLARE_CSR(sstatus, CSR_SSTATUS)
1294DECLARE_CSR(sie, CSR_SIE)
1295DECLARE_CSR(stvec, CSR_STVEC)
1296DECLARE_CSR(sscratch, CSR_SSCRATCH)
1297DECLARE_CSR(sepc, CSR_SEPC)
1298DECLARE_CSR(scause, CSR_SCAUSE)
1299DECLARE_CSR(sbadaddr, CSR_SBADADDR)
1300DECLARE_CSR(sip, CSR_SIP)
1301DECLARE_CSR(sptbr, CSR_SPTBR)
1302DECLARE_CSR(mstatus, CSR_MSTATUS)
1303DECLARE_CSR(misa, CSR_MISA)
1304DECLARE_CSR(medeleg, CSR_MEDELEG)
1305DECLARE_CSR(mideleg, CSR_MIDELEG)
1306DECLARE_CSR(mie, CSR_MIE)
1307DECLARE_CSR(mtvec, CSR_MTVEC)
1308DECLARE_CSR(mscratch, CSR_MSCRATCH)
1309DECLARE_CSR(mepc, CSR_MEPC)
1310DECLARE_CSR(mcause, CSR_MCAUSE)
1311DECLARE_CSR(mbadaddr, CSR_MBADADDR)
1312DECLARE_CSR(mip, CSR_MIP)
1313DECLARE_CSR(tselect, CSR_TSELECT)
1314DECLARE_CSR(tdata1, CSR_TDATA1)
1315DECLARE_CSR(tdata2, CSR_TDATA2)
1316DECLARE_CSR(tdata3, CSR_TDATA3)
1317DECLARE_CSR(dcsr, CSR_DCSR)
1318DECLARE_CSR(dpc, CSR_DPC)
1319DECLARE_CSR(dscratch, CSR_DSCRATCH)
1320DECLARE_CSR(mcycle, CSR_MCYCLE)
1321DECLARE_CSR(minstret, CSR_MINSTRET)
1322DECLARE_CSR(mhpmcounter3, CSR_MHPMCOUNTER3)
1323DECLARE_CSR(mhpmcounter4, CSR_MHPMCOUNTER4)
1324DECLARE_CSR(mhpmcounter5, CSR_MHPMCOUNTER5)
1325DECLARE_CSR(mhpmcounter6, CSR_MHPMCOUNTER6)
1326DECLARE_CSR(mhpmcounter7, CSR_MHPMCOUNTER7)
1327DECLARE_CSR(mhpmcounter8, CSR_MHPMCOUNTER8)
1328DECLARE_CSR(mhpmcounter9, CSR_MHPMCOUNTER9)
1329DECLARE_CSR(mhpmcounter10, CSR_MHPMCOUNTER10)
1330DECLARE_CSR(mhpmcounter11, CSR_MHPMCOUNTER11)
1331DECLARE_CSR(mhpmcounter12, CSR_MHPMCOUNTER12)
1332DECLARE_CSR(mhpmcounter13, CSR_MHPMCOUNTER13)
1333DECLARE_CSR(mhpmcounter14, CSR_MHPMCOUNTER14)
1334DECLARE_CSR(mhpmcounter15, CSR_MHPMCOUNTER15)
1335DECLARE_CSR(mhpmcounter16, CSR_MHPMCOUNTER16)
1336DECLARE_CSR(mhpmcounter17, CSR_MHPMCOUNTER17)
1337DECLARE_CSR(mhpmcounter18, CSR_MHPMCOUNTER18)
1338DECLARE_CSR(mhpmcounter19, CSR_MHPMCOUNTER19)
1339DECLARE_CSR(mhpmcounter20, CSR_MHPMCOUNTER20)
1340DECLARE_CSR(mhpmcounter21, CSR_MHPMCOUNTER21)
1341DECLARE_CSR(mhpmcounter22, CSR_MHPMCOUNTER22)
1342DECLARE_CSR(mhpmcounter23, CSR_MHPMCOUNTER23)
1343DECLARE_CSR(mhpmcounter24, CSR_MHPMCOUNTER24)
1344DECLARE_CSR(mhpmcounter25, CSR_MHPMCOUNTER25)
1345DECLARE_CSR(mhpmcounter26, CSR_MHPMCOUNTER26)
1346DECLARE_CSR(mhpmcounter27, CSR_MHPMCOUNTER27)
1347DECLARE_CSR(mhpmcounter28, CSR_MHPMCOUNTER28)
1348DECLARE_CSR(mhpmcounter29, CSR_MHPMCOUNTER29)
1349DECLARE_CSR(mhpmcounter30, CSR_MHPMCOUNTER30)
1350DECLARE_CSR(mhpmcounter31, CSR_MHPMCOUNTER31)
1351DECLARE_CSR(mucounteren, CSR_MUCOUNTEREN)
1352DECLARE_CSR(mscounteren, CSR_MSCOUNTEREN)
1353DECLARE_CSR(mhpmevent3, CSR_MHPMEVENT3)
1354DECLARE_CSR(mhpmevent4, CSR_MHPMEVENT4)
1355DECLARE_CSR(mhpmevent5, CSR_MHPMEVENT5)
1356DECLARE_CSR(mhpmevent6, CSR_MHPMEVENT6)
1357DECLARE_CSR(mhpmevent7, CSR_MHPMEVENT7)
1358DECLARE_CSR(mhpmevent8, CSR_MHPMEVENT8)
1359DECLARE_CSR(mhpmevent9, CSR_MHPMEVENT9)
1360DECLARE_CSR(mhpmevent10, CSR_MHPMEVENT10)
1361DECLARE_CSR(mhpmevent11, CSR_MHPMEVENT11)
1362DECLARE_CSR(mhpmevent12, CSR_MHPMEVENT12)
1363DECLARE_CSR(mhpmevent13, CSR_MHPMEVENT13)
1364DECLARE_CSR(mhpmevent14, CSR_MHPMEVENT14)
1365DECLARE_CSR(mhpmevent15, CSR_MHPMEVENT15)
1366DECLARE_CSR(mhpmevent16, CSR_MHPMEVENT16)
1367DECLARE_CSR(mhpmevent17, CSR_MHPMEVENT17)
1368DECLARE_CSR(mhpmevent18, CSR_MHPMEVENT18)
1369DECLARE_CSR(mhpmevent19, CSR_MHPMEVENT19)
1370DECLARE_CSR(mhpmevent20, CSR_MHPMEVENT20)
1371DECLARE_CSR(mhpmevent21, CSR_MHPMEVENT21)
1372DECLARE_CSR(mhpmevent22, CSR_MHPMEVENT22)
1373DECLARE_CSR(mhpmevent23, CSR_MHPMEVENT23)
1374DECLARE_CSR(mhpmevent24, CSR_MHPMEVENT24)
1375DECLARE_CSR(mhpmevent25, CSR_MHPMEVENT25)
1376DECLARE_CSR(mhpmevent26, CSR_MHPMEVENT26)
1377DECLARE_CSR(mhpmevent27, CSR_MHPMEVENT27)
1378DECLARE_CSR(mhpmevent28, CSR_MHPMEVENT28)
1379DECLARE_CSR(mhpmevent29, CSR_MHPMEVENT29)
1380DECLARE_CSR(mhpmevent30, CSR_MHPMEVENT30)
1381DECLARE_CSR(mhpmevent31, CSR_MHPMEVENT31)
1382DECLARE_CSR(mvendorid, CSR_MVENDORID)
1383DECLARE_CSR(marchid, CSR_MARCHID)
1384DECLARE_CSR(mimpid, CSR_MIMPID)
1385DECLARE_CSR(mhartid, CSR_MHARTID)
1386DECLARE_CSR(cycleh, CSR_CYCLEH)
1387DECLARE_CSR(timeh, CSR_TIMEH)
1388DECLARE_CSR(instreth, CSR_INSTRETH)
1389DECLARE_CSR(hpmcounter3h, CSR_HPMCOUNTER3H)
1390DECLARE_CSR(hpmcounter4h, CSR_HPMCOUNTER4H)
1391DECLARE_CSR(hpmcounter5h, CSR_HPMCOUNTER5H)
1392DECLARE_CSR(hpmcounter6h, CSR_HPMCOUNTER6H)
1393DECLARE_CSR(hpmcounter7h, CSR_HPMCOUNTER7H)
1394DECLARE_CSR(hpmcounter8h, CSR_HPMCOUNTER8H)
1395DECLARE_CSR(hpmcounter9h, CSR_HPMCOUNTER9H)
1396DECLARE_CSR(hpmcounter10h, CSR_HPMCOUNTER10H)
1397DECLARE_CSR(hpmcounter11h, CSR_HPMCOUNTER11H)
1398DECLARE_CSR(hpmcounter12h, CSR_HPMCOUNTER12H)
1399DECLARE_CSR(hpmcounter13h, CSR_HPMCOUNTER13H)
1400DECLARE_CSR(hpmcounter14h, CSR_HPMCOUNTER14H)
1401DECLARE_CSR(hpmcounter15h, CSR_HPMCOUNTER15H)
1402DECLARE_CSR(hpmcounter16h, CSR_HPMCOUNTER16H)
1403DECLARE_CSR(hpmcounter17h, CSR_HPMCOUNTER17H)
1404DECLARE_CSR(hpmcounter18h, CSR_HPMCOUNTER18H)
1405DECLARE_CSR(hpmcounter19h, CSR_HPMCOUNTER19H)
1406DECLARE_CSR(hpmcounter20h, CSR_HPMCOUNTER20H)
1407DECLARE_CSR(hpmcounter21h, CSR_HPMCOUNTER21H)
1408DECLARE_CSR(hpmcounter22h, CSR_HPMCOUNTER22H)
1409DECLARE_CSR(hpmcounter23h, CSR_HPMCOUNTER23H)
1410DECLARE_CSR(hpmcounter24h, CSR_HPMCOUNTER24H)
1411DECLARE_CSR(hpmcounter25h, CSR_HPMCOUNTER25H)
1412DECLARE_CSR(hpmcounter26h, CSR_HPMCOUNTER26H)
1413DECLARE_CSR(hpmcounter27h, CSR_HPMCOUNTER27H)
1414DECLARE_CSR(hpmcounter28h, CSR_HPMCOUNTER28H)
1415DECLARE_CSR(hpmcounter29h, CSR_HPMCOUNTER29H)
1416DECLARE_CSR(hpmcounter30h, CSR_HPMCOUNTER30H)
1417DECLARE_CSR(hpmcounter31h, CSR_HPMCOUNTER31H)
1418DECLARE_CSR(mcycleh, CSR_MCYCLEH)
1419DECLARE_CSR(minstreth, CSR_MINSTRETH)
1420DECLARE_CSR(mhpmcounter3h, CSR_MHPMCOUNTER3H)
1421DECLARE_CSR(mhpmcounter4h, CSR_MHPMCOUNTER4H)
1422DECLARE_CSR(mhpmcounter5h, CSR_MHPMCOUNTER5H)
1423DECLARE_CSR(mhpmcounter6h, CSR_MHPMCOUNTER6H)
1424DECLARE_CSR(mhpmcounter7h, CSR_MHPMCOUNTER7H)
1425DECLARE_CSR(mhpmcounter8h, CSR_MHPMCOUNTER8H)
1426DECLARE_CSR(mhpmcounter9h, CSR_MHPMCOUNTER9H)
1427DECLARE_CSR(mhpmcounter10h, CSR_MHPMCOUNTER10H)
1428DECLARE_CSR(mhpmcounter11h, CSR_MHPMCOUNTER11H)
1429DECLARE_CSR(mhpmcounter12h, CSR_MHPMCOUNTER12H)
1430DECLARE_CSR(mhpmcounter13h, CSR_MHPMCOUNTER13H)
1431DECLARE_CSR(mhpmcounter14h, CSR_MHPMCOUNTER14H)
1432DECLARE_CSR(mhpmcounter15h, CSR_MHPMCOUNTER15H)
1433DECLARE_CSR(mhpmcounter16h, CSR_MHPMCOUNTER16H)
1434DECLARE_CSR(mhpmcounter17h, CSR_MHPMCOUNTER17H)
1435DECLARE_CSR(mhpmcounter18h, CSR_MHPMCOUNTER18H)
1436DECLARE_CSR(mhpmcounter19h, CSR_MHPMCOUNTER19H)
1437DECLARE_CSR(mhpmcounter20h, CSR_MHPMCOUNTER20H)
1438DECLARE_CSR(mhpmcounter21h, CSR_MHPMCOUNTER21H)
1439DECLARE_CSR(mhpmcounter22h, CSR_MHPMCOUNTER22H)
1440DECLARE_CSR(mhpmcounter23h, CSR_MHPMCOUNTER23H)
1441DECLARE_CSR(mhpmcounter24h, CSR_MHPMCOUNTER24H)
1442DECLARE_CSR(mhpmcounter25h, CSR_MHPMCOUNTER25H)
1443DECLARE_CSR(mhpmcounter26h, CSR_MHPMCOUNTER26H)
1444DECLARE_CSR(mhpmcounter27h, CSR_MHPMCOUNTER27H)
1445DECLARE_CSR(mhpmcounter28h, CSR_MHPMCOUNTER28H)
1446DECLARE_CSR(mhpmcounter29h, CSR_MHPMCOUNTER29H)
1447DECLARE_CSR(mhpmcounter30h, CSR_MHPMCOUNTER30H)
1448DECLARE_CSR(mhpmcounter31h, CSR_MHPMCOUNTER31H)
1449DECLARE_CSR(mcounterstop, CSR_MCOUNTERSTOP)
1450DECLARE_CSR(istatus, CSR_ISTATUS)
1451DECLARE_CSR(nstatus, CSR_NSTATUS)
1452DECLARE_CSR(mivec, CSR_MIVEC)
1453DECLARE_CSR(mnvec, CSR_MNVEC)
1454DECLARE_CSR(msubmode, CSR_MSUBMODE)
1455DECLARE_CSR(mscratch1, CSR_MSCRATCH1)
1456DECLARE_CSR(mnpc, CSR_MNPC)
1457DECLARE_CSR(mipc, CSR_MIPC)
1458DECLARE_CSR(dbgstop, CSR_DBGSTOP)
1459DECLARE_CSR(wfimode, CSR_WFIMODE)
1460DECLARE_CSR(txevt, CSR_TXEVT)
1461DECLARE_CSR(wfe, CSR_WFE)
1462#endif
1463#ifdef DECLARE_CAUSE
1464DECLARE_CAUSE("misaligned fetch", CAUSE_MISALIGNED_FETCH)
1465DECLARE_CAUSE("fault fetch", CAUSE_FAULT_FETCH)
1466DECLARE_CAUSE("illegal instruction", CAUSE_ILLEGAL_INSTRUCTION)
1467DECLARE_CAUSE("breakpoint", CAUSE_BREAKPOINT)
1468DECLARE_CAUSE("misaligned load", CAUSE_MISALIGNED_LOAD)
1469DECLARE_CAUSE("fault load", CAUSE_FAULT_LOAD)
1470DECLARE_CAUSE("misaligned store", CAUSE_MISALIGNED_STORE)
1471DECLARE_CAUSE("fault store", CAUSE_FAULT_STORE)
1472DECLARE_CAUSE("user_ecall", CAUSE_USER_ECALL)
1473DECLARE_CAUSE("supervisor_ecall", CAUSE_SUPERVISOR_ECALL)
1474DECLARE_CAUSE("hypervisor_ecall", CAUSE_HYPERVISOR_ECALL)
1475DECLARE_CAUSE("machine_ecall", CAUSE_MACHINE_ECALL)
1476#endif