blob: acefd65d139d49a78b15fe5880c2f26d9696ec92 [file] [log] [blame]
Simon Glass1938f4a2013-03-11 06:49:53 +00001/*
2 * Copyright (c) 2011 The Chromium OS Authors.
3 * (C) Copyright 2002-2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Simon Glass1938f4a2013-03-11 06:49:53 +000011 */
12
13#include <common.h>
14#include <linux/compiler.h>
15#include <version.h>
Simon Glass24b852a2015-11-08 23:47:45 -070016#include <console.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000017#include <environment.h>
Simon Glassab7cd622014-07-23 06:55:04 -060018#include <dm.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000019#include <fdtdec.h>
Simon Glassf828bf22013-04-20 08:42:41 +000020#include <fs.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000021#if defined(CONFIG_CMD_IDE)
22#include <ide.h>
23#endif
24#include <i2c.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000025#include <initcall.h>
26#include <logbuff.h>
Simon Glassfb5cf7f2015-02-27 22:06:36 -070027#include <malloc.h>
Joe Hershberger0eb25b62015-03-22 17:08:59 -050028#include <mapmem.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000029
30/* TODO: Can we move these into arch/ headers? */
31#ifdef CONFIG_8xx
32#include <mpc8xx.h>
33#endif
34#ifdef CONFIG_5xx
35#include <mpc5xx.h>
36#endif
37#ifdef CONFIG_MPC5xxx
38#include <mpc5xxx.h>
39#endif
Gabriel Huauec3b4822014-09-03 13:57:54 -070040#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Gabriel Huaua76df702014-07-26 11:35:43 -070041#include <asm/mp.h>
42#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +000043
Simon Glassa733b062013-04-26 02:53:43 +000044#include <os.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000045#include <post.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000046#include <spi.h>
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020047#include <status_led.h>
Simon Glass1057e6c2016-02-24 09:14:50 -070048#include <timer.h>
Simon Glass71c52db2013-06-11 11:14:42 -070049#include <trace.h>
Simon Glass5a541942016-01-18 19:52:21 -070050#include <video.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000051#include <watchdog.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090052#include <linux/errno.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000053#include <asm/io.h>
54#include <asm/sections.h>
Alexey Brodkin3fb80162015-02-24 19:40:36 +030055#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +000056#include <asm/init_helpers.h>
Chris Zankelde5e5ce2016-08-10 18:36:43 +030057#endif
58#if defined(CONFIG_X86) || defined(CONFIG_ARC) || defined(CONFIG_XTENSA)
Simon Glass48a33802013-03-05 14:39:52 +000059#include <asm/relocate.h>
60#endif
Simon Glassab7cd622014-07-23 06:55:04 -060061#include <dm/root.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000062#include <linux/compiler.h>
63
64/*
65 * Pointer to initial global data area
66 *
67 * Here we initialize it if needed.
68 */
69#ifdef XTRN_DECLARE_GLOBAL_DATA_PTR
70#undef XTRN_DECLARE_GLOBAL_DATA_PTR
71#define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */
72DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR);
73#else
74DECLARE_GLOBAL_DATA_PTR;
75#endif
76
77/*
Simon Glass4c509342015-04-28 20:25:03 -060078 * TODO(sjg@chromium.org): IMO this code should be
Simon Glass1938f4a2013-03-11 06:49:53 +000079 * refactored to a single function, something like:
80 *
81 * void led_set_state(enum led_colour_t colour, int on);
82 */
83/************************************************************************
84 * Coloured LED functionality
85 ************************************************************************
86 * May be supplied by boards if desired
87 */
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020088__weak void coloured_LED_init(void) {}
89__weak void red_led_on(void) {}
90__weak void red_led_off(void) {}
91__weak void green_led_on(void) {}
92__weak void green_led_off(void) {}
93__weak void yellow_led_on(void) {}
94__weak void yellow_led_off(void) {}
95__weak void blue_led_on(void) {}
96__weak void blue_led_off(void) {}
Simon Glass1938f4a2013-03-11 06:49:53 +000097
98/*
99 * Why is gd allocated a register? Prior to reloc it might be better to
100 * just pass it around to each function in this file?
101 *
102 * After reloc one could argue that it is hardly used and doesn't need
103 * to be in a register. Or if it is it should perhaps hold pointers to all
104 * global data for all modules, so that post-reloc we can avoid the massive
105 * literal pool we get on ARM. Or perhaps just encourage each module to use
106 * a structure...
107 */
108
109/*
110 * Could the CONFIG_SPL_BUILD infection become a flag in gd?
111 */
112
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800113#if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000114static int init_func_watchdog_init(void)
115{
Tom Riniea3310e2017-03-14 11:08:10 -0400116# if defined(CONFIG_HW_WATCHDOG) && \
117 (defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100118 defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \
Anatolij Gustschin46d7a3b2016-06-13 14:24:23 +0200119 defined(CONFIG_DESIGNWARE_WATCHDOG) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100120 defined(CONFIG_IMX_WATCHDOG))
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800121 hw_watchdog_init();
Simon Glasse4fef6c2013-03-11 14:30:42 +0000122 puts(" Watchdog enabled\n");
Anatolij Gustschinba169d92016-06-13 14:24:24 +0200123# endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000124 WATCHDOG_RESET();
125
126 return 0;
127}
128
129int init_func_watchdog_reset(void)
130{
131 WATCHDOG_RESET();
132
133 return 0;
134}
135#endif /* CONFIG_WATCHDOG */
136
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200137__weak void board_add_ram_info(int use_default)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000138{
139 /* please define platform specific board_add_ram_info() */
140}
141
Simon Glass1938f4a2013-03-11 06:49:53 +0000142static int init_baud_rate(void)
143{
144 gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE);
145 return 0;
146}
147
148static int display_text_info(void)
149{
Ben Stoltz9b217492015-07-31 09:31:37 -0600150#if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP)
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100151 ulong bss_start, bss_end, text_base;
Simon Glass1938f4a2013-03-11 06:49:53 +0000152
Simon Glass632efa72013-03-11 07:06:48 +0000153 bss_start = (ulong)&__bss_start;
154 bss_end = (ulong)&__bss_end;
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100155
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800156#ifdef CONFIG_SYS_TEXT_BASE
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100157 text_base = CONFIG_SYS_TEXT_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800158#else
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100159 text_base = CONFIG_SYS_MONITOR_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800160#endif
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100161
162 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n",
163 text_base, bss_start, bss_end);
Simon Glassa733b062013-04-26 02:53:43 +0000164#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000165
Simon Glass1938f4a2013-03-11 06:49:53 +0000166#ifdef CONFIG_USE_IRQ
167 debug("IRQ Stack: %08lx\n", IRQ_STACK_START);
168 debug("FIQ Stack: %08lx\n", FIQ_STACK_START);
169#endif
170
171 return 0;
172}
173
174static int announce_dram_init(void)
175{
176 puts("DRAM: ");
177 return 0;
178}
179
angelo@sysam.ite310b932015-02-12 01:40:17 +0100180#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000181static int init_func_ram(void)
182{
Simon Glass088454c2017-03-31 08:40:25 -0600183 return initdram();
Simon Glasse4fef6c2013-03-11 14:30:42 +0000184}
185#endif
186
Simon Glass1938f4a2013-03-11 06:49:53 +0000187static int show_dram_config(void)
188{
York Sunfa39ffe2014-05-02 17:28:05 -0700189 unsigned long long size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000190
191#ifdef CONFIG_NR_DRAM_BANKS
192 int i;
193
194 debug("\nRAM Configuration:\n");
195 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
196 size += gd->bd->bi_dram[i].size;
Bin Meng715f5992015-08-06 01:31:20 -0700197 debug("Bank #%d: %llx ", i,
198 (unsigned long long)(gd->bd->bi_dram[i].start));
Simon Glass1938f4a2013-03-11 06:49:53 +0000199#ifdef DEBUG
200 print_size(gd->bd->bi_dram[i].size, "\n");
201#endif
202 }
203 debug("\nDRAM: ");
204#else
205 size = gd->ram_size;
206#endif
207
Simon Glasse4fef6c2013-03-11 14:30:42 +0000208 print_size(size, "");
209 board_add_ram_info(0);
210 putc('\n');
Simon Glass1938f4a2013-03-11 06:49:53 +0000211
212 return 0;
213}
214
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200215__weak void dram_init_banksize(void)
Simon Glass1938f4a2013-03-11 06:49:53 +0000216{
217#if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE)
218 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
219 gd->bd->bi_dram[0].size = get_effective_memsize();
220#endif
221}
222
Heiko Schocherea818db2013-01-29 08:53:15 +0100223#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000224static int init_func_i2c(void)
225{
226 puts("I2C: ");
trem815a76f2013-09-21 18:13:34 +0200227#ifdef CONFIG_SYS_I2C
228 i2c_init_all();
229#else
Simon Glasse4fef6c2013-03-11 14:30:42 +0000230 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
trem815a76f2013-09-21 18:13:34 +0200231#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000232 puts("ready\n");
233 return 0;
234}
235#endif
236
237#if defined(CONFIG_HARD_SPI)
238static int init_func_spi(void)
239{
240 puts("SPI: ");
241 spi_init();
242 puts("ready\n");
243 return 0;
244}
245#endif
246
247__maybe_unused
Simon Glass1938f4a2013-03-11 06:49:53 +0000248static int zero_global_data(void)
249{
250 memset((void *)gd, '\0', sizeof(gd_t));
251
252 return 0;
253}
254
255static int setup_mon_len(void)
256{
Michal Simeke945f6d2014-05-08 16:08:44 +0200257#if defined(__ARM__) || defined(__MICROBLAZE__)
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100258 gd->mon_len = (ulong)&__bss_end - (ulong)_start;
Ben Stoltz9b217492015-07-31 09:31:37 -0600259#elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP)
Simon Glassa733b062013-04-26 02:53:43 +0000260 gd->mon_len = (ulong)&_end - (ulong)_init;
Tom Riniea3310e2017-03-14 11:08:10 -0400261#elif defined(CONFIG_NIOS2) || defined(CONFIG_XTENSA)
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800262 gd->mon_len = CONFIG_SYS_MONITOR_LEN;
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200263#elif defined(CONFIG_NDS32) || defined(CONFIG_SH)
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800264 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start);
Simon Glassb0b35952016-05-14 18:49:28 -0600265#elif defined(CONFIG_SYS_MONITOR_BASE)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000266 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */
267 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE;
Simon Glass632efa72013-03-11 07:06:48 +0000268#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000269 return 0;
270}
271
272__weak int arch_cpu_init(void)
273{
274 return 0;
275}
276
Paul Burton8ebf5062016-09-21 11:18:46 +0100277__weak int mach_cpu_init(void)
278{
279 return 0;
280}
281
Simon Glass1938f4a2013-03-11 06:49:53 +0000282/* Get the top of usable RAM */
283__weak ulong board_get_usable_ram_top(ulong total_size)
284{
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700285#ifdef CONFIG_SYS_SDRAM_BASE
286 /*
Simon Glass4c509342015-04-28 20:25:03 -0600287 * Detect whether we have so much RAM that it goes past the end of our
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700288 * 32-bit address space. If so, clip the usable RAM so it doesn't.
289 */
290 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE)
291 /*
292 * Will wrap back to top of 32-bit space when reservations
293 * are made.
294 */
295 return 0;
296#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000297 return gd->ram_top;
298}
299
300static int setup_dest_addr(void)
301{
302 debug("Monitor len: %08lX\n", gd->mon_len);
303 /*
304 * Ram is setup, size stored in gd !!
305 */
306 debug("Ram size: %08lX\n", (ulong)gd->ram_size);
York Sun36cc0de2017-03-06 09:02:28 -0800307#if defined(CONFIG_SYS_MEM_TOP_HIDE)
Simon Glass1938f4a2013-03-11 06:49:53 +0000308 /*
309 * Subtract specified amount of memory to hide so that it won't
310 * get "touched" at all by U-Boot. By fixing up gd->ram_size
311 * the Linux kernel should now get passed the now "corrected"
York Sun36cc0de2017-03-06 09:02:28 -0800312 * memory size and won't touch it either. This should work
313 * for arch/ppc and arch/powerpc. Only Linux board ports in
314 * arch/powerpc with bootwrapper support, that recalculate the
315 * memory size from the SDRAM controller setup will have to
316 * get fixed.
Simon Glass1938f4a2013-03-11 06:49:53 +0000317 */
York Sun36cc0de2017-03-06 09:02:28 -0800318 gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE;
319#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000320#ifdef CONFIG_SYS_SDRAM_BASE
321 gd->ram_top = CONFIG_SYS_SDRAM_BASE;
322#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000323 gd->ram_top += get_effective_memsize();
Simon Glass1938f4a2013-03-11 06:49:53 +0000324 gd->ram_top = board_get_usable_ram_top(gd->mon_len);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000325 gd->relocaddr = gd->ram_top;
Simon Glass1938f4a2013-03-11 06:49:53 +0000326 debug("Ram top: %08lX\n", (ulong)gd->ram_top);
Gabriel Huauec3b4822014-09-03 13:57:54 -0700327#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Simon Glasse4fef6c2013-03-11 14:30:42 +0000328 /*
329 * We need to make sure the location we intend to put secondary core
330 * boot code is reserved and not used by any part of u-boot
331 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000332 if (gd->relocaddr > determine_mp_bootpg(NULL)) {
333 gd->relocaddr = determine_mp_bootpg(NULL);
334 debug("Reserving MP boot page to %08lx\n", gd->relocaddr);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000335 }
336#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000337 return 0;
338}
339
Simon Glassb56db482017-03-31 08:40:28 -0600340#if defined(CONFIG_LOGBUFFER)
Simon Glass1938f4a2013-03-11 06:49:53 +0000341static int reserve_logbuffer(void)
342{
Simon Glassb56db482017-03-31 08:40:28 -0600343#ifndef CONFIG_ALT_LB_ADDR
Simon Glass1938f4a2013-03-11 06:49:53 +0000344 /* reserve kernel log buffer */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000345 gd->relocaddr -= LOGBUFF_RESERVE;
Simon Glass1938f4a2013-03-11 06:49:53 +0000346 debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000347 gd->relocaddr);
Simon Glassb56db482017-03-31 08:40:28 -0600348#endif
349
Simon Glass1938f4a2013-03-11 06:49:53 +0000350 return 0;
351}
352#endif
353
354#ifdef CONFIG_PRAM
355/* reserve protected RAM */
356static int reserve_pram(void)
357{
358 ulong reg;
359
360 reg = getenv_ulong("pram", 10, CONFIG_PRAM);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000361 gd->relocaddr -= (reg << 10); /* size is in kB */
Simon Glass1938f4a2013-03-11 06:49:53 +0000362 debug("Reserving %ldk for protected RAM at %08lx\n", reg,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000363 gd->relocaddr);
Simon Glass1938f4a2013-03-11 06:49:53 +0000364 return 0;
365}
366#endif /* CONFIG_PRAM */
367
368/* Round memory pointer down to next 4 kB limit */
369static int reserve_round_4k(void)
370{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000371 gd->relocaddr &= ~(4096 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000372 return 0;
373}
374
Simon Glass80d4bcd2017-03-31 08:40:29 -0600375#ifdef CONFIG_ARM
Simon Glass1938f4a2013-03-11 06:49:53 +0000376static int reserve_mmu(void)
377{
Simon Glass80d4bcd2017-03-31 08:40:29 -0600378#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
Simon Glass1938f4a2013-03-11 06:49:53 +0000379 /* reserve TLB table */
David Fengcce6be72013-12-14 11:47:36 +0800380 gd->arch.tlb_size = PGTABLE_SIZE;
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000381 gd->relocaddr -= gd->arch.tlb_size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000382
383 /* round down to next 64 kB limit */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000384 gd->relocaddr &= ~(0x10000 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000385
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000386 gd->arch.tlb_addr = gd->relocaddr;
Simon Glass1938f4a2013-03-11 06:49:53 +0000387 debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr,
388 gd->arch.tlb_addr + gd->arch.tlb_size);
York Sun50e93b92016-06-24 16:46:19 -0700389
390#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
391 /*
392 * Record allocated tlb_addr in case gd->tlb_addr to be overwritten
393 * with location within secure ram.
394 */
395 gd->arch.tlb_allocated = gd->arch.tlb_addr;
396#endif
Simon Glass80d4bcd2017-03-31 08:40:29 -0600397#endif
York Sun50e93b92016-06-24 16:46:19 -0700398
Simon Glass1938f4a2013-03-11 06:49:53 +0000399 return 0;
400}
401#endif
402
Simon Glass5a541942016-01-18 19:52:21 -0700403static int reserve_video(void)
404{
Simon Glass0f079eb2017-03-31 08:40:30 -0600405#ifdef CONFIG_DM_VIDEO
Simon Glass5a541942016-01-18 19:52:21 -0700406 ulong addr;
407 int ret;
408
409 addr = gd->relocaddr;
410 ret = video_reserve(&addr);
411 if (ret)
412 return ret;
413 gd->relocaddr = addr;
Simon Glass0f079eb2017-03-31 08:40:30 -0600414#elif defined(CONFIG_LCD)
Simon Glass5a541942016-01-18 19:52:21 -0700415# ifdef CONFIG_FB_ADDR
Simon Glass1938f4a2013-03-11 06:49:53 +0000416 gd->fb_base = CONFIG_FB_ADDR;
Simon Glass5a541942016-01-18 19:52:21 -0700417# else
Simon Glass1938f4a2013-03-11 06:49:53 +0000418 /* reserve memory for LCD display (always full pages) */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000419 gd->relocaddr = lcd_setmem(gd->relocaddr);
420 gd->fb_base = gd->relocaddr;
Simon Glass5a541942016-01-18 19:52:21 -0700421# endif /* CONFIG_FB_ADDR */
Simon Glass0f079eb2017-03-31 08:40:30 -0600422#elif defined(CONFIG_VIDEO) && \
423 (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \
Simon Glass8703ef32016-01-18 19:52:20 -0700424 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \
Tom Riniea3310e2017-03-14 11:08:10 -0400425 !defined(CONFIG_M68K)
Simon Glass8703ef32016-01-18 19:52:20 -0700426 /* reserve memory for video display (always full pages) */
427 gd->relocaddr = video_setmem(gd->relocaddr);
428 gd->fb_base = gd->relocaddr;
Simon Glass0f079eb2017-03-31 08:40:30 -0600429#endif
Simon Glass8703ef32016-01-18 19:52:20 -0700430
431 return 0;
432}
Simon Glass8703ef32016-01-18 19:52:20 -0700433
Simon Glass71c52db2013-06-11 11:14:42 -0700434static int reserve_trace(void)
435{
436#ifdef CONFIG_TRACE
437 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE;
438 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE);
439 debug("Reserving %dk for trace data at: %08lx\n",
440 CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr);
441#endif
442
443 return 0;
444}
445
Simon Glass1938f4a2013-03-11 06:49:53 +0000446static int reserve_uboot(void)
447{
448 /*
449 * reserve memory for U-Boot code, data & bss
450 * round down to next 4 kB limit
451 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000452 gd->relocaddr -= gd->mon_len;
453 gd->relocaddr &= ~(4096 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000454#ifdef CONFIG_E500
455 /* round down to next 64 kB limit so that IVPR stays aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000456 gd->relocaddr &= ~(65536 - 1);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000457#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000458
459 debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000460 gd->relocaddr);
461
462 gd->start_addr_sp = gd->relocaddr;
463
Simon Glass1938f4a2013-03-11 06:49:53 +0000464 return 0;
465}
466
Simon Glass8cae8a62013-03-05 14:39:45 +0000467#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000468/* reserve memory for malloc() area */
469static int reserve_malloc(void)
470{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000471 gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN;
Simon Glass1938f4a2013-03-11 06:49:53 +0000472 debug("Reserving %dk for malloc() at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000473 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000474 return 0;
475}
476
477/* (permanently) allocate a Board Info struct */
478static int reserve_board(void)
479{
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800480 if (!gd->bd) {
481 gd->start_addr_sp -= sizeof(bd_t);
482 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t));
483 memset(gd->bd, '\0', sizeof(bd_t));
484 debug("Reserving %zu Bytes for Board Info at: %08lx\n",
485 sizeof(bd_t), gd->start_addr_sp);
486 }
Simon Glass1938f4a2013-03-11 06:49:53 +0000487 return 0;
488}
Simon Glass8cae8a62013-03-05 14:39:45 +0000489#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000490
491static int setup_machine(void)
492{
493#ifdef CONFIG_MACH_TYPE
494 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */
495#endif
496 return 0;
497}
498
499static int reserve_global_data(void)
500{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000501 gd->start_addr_sp -= sizeof(gd_t);
502 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t));
Simon Glass1938f4a2013-03-11 06:49:53 +0000503 debug("Reserving %zu Bytes for Global Data at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000504 sizeof(gd_t), gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000505 return 0;
506}
507
508static int reserve_fdt(void)
509{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100510#ifndef CONFIG_OF_EMBED
Simon Glass1938f4a2013-03-11 06:49:53 +0000511 /*
Simon Glass4c509342015-04-28 20:25:03 -0600512 * If the device tree is sitting immediately above our image then we
Simon Glass1938f4a2013-03-11 06:49:53 +0000513 * must relocate it. If it is embedded in the data section, then it
514 * will be relocated with other data.
515 */
516 if (gd->fdt_blob) {
517 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32);
518
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000519 gd->start_addr_sp -= gd->fdt_size;
520 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size);
Simon Glassa733b062013-04-26 02:53:43 +0000521 debug("Reserving %lu Bytes for FDT at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000522 gd->fdt_size, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000523 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100524#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000525
526 return 0;
527}
528
Andreas Bießmann68145d42015-02-06 23:06:45 +0100529int arch_reserve_stacks(void)
530{
531 return 0;
532}
533
Simon Glass1938f4a2013-03-11 06:49:53 +0000534static int reserve_stacks(void)
535{
Andreas Bießmann68145d42015-02-06 23:06:45 +0100536 /* make stack pointer 16-byte aligned */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000537 gd->start_addr_sp -= 16;
538 gd->start_addr_sp &= ~0xf;
Simon Glass1938f4a2013-03-11 06:49:53 +0000539
540 /*
Simon Glass4c509342015-04-28 20:25:03 -0600541 * let the architecture-specific code tailor gd->start_addr_sp and
Andreas Bießmann68145d42015-02-06 23:06:45 +0100542 * gd->irq_sp
Simon Glass1938f4a2013-03-11 06:49:53 +0000543 */
Andreas Bießmann68145d42015-02-06 23:06:45 +0100544 return arch_reserve_stacks();
Simon Glass1938f4a2013-03-11 06:49:53 +0000545}
546
547static int display_new_sp(void)
548{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000549 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000550
551 return 0;
552}
553
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200554#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
555 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000556static int setup_board_part1(void)
557{
558 bd_t *bd = gd->bd;
559
560 /*
561 * Save local variables to board info struct
562 */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000563 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */
564 bd->bi_memsize = gd->ram_size; /* size in bytes */
565
566#ifdef CONFIG_SYS_SRAM_BASE
567 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */
568 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */
569#endif
570
Masahiro Yamada58dac322014-03-05 17:40:10 +0900571#if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \
Simon Glasse4fef6c2013-03-11 14:30:42 +0000572 defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
573 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */
574#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100575#if defined(CONFIG_MPC5xxx) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000576 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */
577#endif
578#if defined(CONFIG_MPC83xx)
579 bd->bi_immrbar = CONFIG_SYS_IMMR;
580#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000581
582 return 0;
583}
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100584#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000585
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100586#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000587static int setup_board_part2(void)
588{
589 bd_t *bd = gd->bd;
590
591 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */
592 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */
593#if defined(CONFIG_CPM2)
594 bd->bi_cpmfreq = gd->arch.cpm_clk;
595 bd->bi_brgfreq = gd->arch.brg_clk;
596 bd->bi_sccfreq = gd->arch.scc_clk;
597 bd->bi_vco = gd->arch.vco_out;
598#endif /* CONFIG_CPM2 */
599#if defined(CONFIG_MPC512X)
600 bd->bi_ipsfreq = gd->arch.ips_clk;
601#endif /* CONFIG_MPC512X */
602#if defined(CONFIG_MPC5xxx)
603 bd->bi_ipbfreq = gd->arch.ipb_clk;
604 bd->bi_pcifreq = gd->pci_clk;
605#endif /* CONFIG_MPC5xxx */
Alison Wang1313db42015-02-12 18:33:15 +0800606#if defined(CONFIG_M68K) && defined(CONFIG_PCI)
607 bd->bi_pcifreq = gd->pci_clk;
608#endif
609#if defined(CONFIG_EXTRA_CLOCK)
610 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */
611 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */
612 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */
613#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000614
615 return 0;
616}
617#endif
618
619#ifdef CONFIG_SYS_EXTBDINFO
620static int setup_board_extra(void)
621{
622 bd_t *bd = gd->bd;
623
624 strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version));
625 strncpy((char *) bd->bi_r_version, U_BOOT_VERSION,
626 sizeof(bd->bi_r_version));
627
628 bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */
629 bd->bi_plb_busfreq = gd->bus_clk;
630#if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \
631 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
632 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
633 bd->bi_pci_busfreq = get_PCI_freq();
634 bd->bi_opbfreq = get_OPB_freq();
635#elif defined(CONFIG_XILINX_405)
636 bd->bi_pci_busfreq = get_PCI_freq();
637#endif
638
639 return 0;
640}
641#endif
642
Simon Glass1938f4a2013-03-11 06:49:53 +0000643#ifdef CONFIG_POST
644static int init_post(void)
645{
646 post_bootmode_init();
647 post_run(NULL, POST_ROM | post_bootmode_get(0));
648
649 return 0;
650}
651#endif
652
Simon Glass1938f4a2013-03-11 06:49:53 +0000653static int setup_dram_config(void)
654{
655 /* Ram is board specific, so move it to board code ... */
656 dram_init_banksize();
657
658 return 0;
659}
660
661static int reloc_fdt(void)
662{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100663#ifndef CONFIG_OF_EMBED
Simon Glassf05ad9b2015-08-04 12:33:39 -0600664 if (gd->flags & GD_FLG_SKIP_RELOC)
665 return 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000666 if (gd->new_fdt) {
667 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size);
668 gd->fdt_blob = gd->new_fdt;
669 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100670#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000671
672 return 0;
673}
674
675static int setup_reloc(void)
676{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600677 if (gd->flags & GD_FLG_SKIP_RELOC) {
678 debug("Skipping relocation due to flag\n");
679 return 0;
680 }
681
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800682#ifdef CONFIG_SYS_TEXT_BASE
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000683 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE;
angelo@sysam.ite310b932015-02-12 01:40:17 +0100684#ifdef CONFIG_M68K
685 /*
686 * On all ColdFire arch cpu, monitor code starts always
687 * just after the default vector table location, so at 0x400
688 */
689 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400);
690#endif
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800691#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000692 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t));
693
694 debug("Relocation Offset is: %08lx\n", gd->reloc_off);
Simon Glassa733b062013-04-26 02:53:43 +0000695 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000696 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd),
697 gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000698
699 return 0;
700}
701
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100702#ifdef CONFIG_OF_BOARD_FIXUP
703static int fix_fdt(void)
704{
705 return board_fix_fdt((void *)gd->fdt_blob);
706}
707#endif
708
Simon Glass1938f4a2013-03-11 06:49:53 +0000709/* ARM calls relocate_code from its crt0.S */
Simon Glass530f27e2017-01-16 07:03:49 -0700710#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
711 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000712
713static int jump_to_copy(void)
714{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600715 if (gd->flags & GD_FLG_SKIP_RELOC)
716 return 0;
Simon Glass48a33802013-03-05 14:39:52 +0000717 /*
718 * x86 is special, but in a nice way. It uses a trampoline which
719 * enables the dcache if possible.
720 *
721 * For now, other archs use relocate_code(), which is implemented
722 * similarly for all archs. When we do generic relocation, hopefully
723 * we can make all archs enable the dcache prior to relocation.
724 */
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300725#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000726 /*
727 * SDRAM and console are now initialised. The final stack can now
728 * be setup in SDRAM. Code execution will continue in Flash, but
729 * with the stack in SDRAM and Global Data in temporary memory
730 * (CPU cache)
731 */
Simon Glassf0c7d9c2015-08-10 20:44:32 -0600732 arch_setup_gd(gd->new_gd);
Simon Glass48a33802013-03-05 14:39:52 +0000733 board_init_f_r_trampoline(gd->start_addr_sp);
734#else
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000735 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +0000736#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000737
738 return 0;
739}
740#endif
741
742/* Record the board_init_f() bootstage (after arch_cpu_init()) */
743static int mark_bootstage(void)
744{
745 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f");
746
747 return 0;
748}
749
Simon Glass9854a872015-11-08 23:47:48 -0700750static int initf_console_record(void)
751{
752#if defined(CONFIG_CONSOLE_RECORD) && defined(CONFIG_SYS_MALLOC_F_LEN)
753 return console_record_init();
754#else
755 return 0;
756#endif
757}
758
Simon Glassab7cd622014-07-23 06:55:04 -0600759static int initf_dm(void)
760{
761#if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN)
762 int ret;
763
764 ret = dm_init_and_scan(true);
765 if (ret)
766 return ret;
767#endif
Simon Glass1057e6c2016-02-24 09:14:50 -0700768#ifdef CONFIG_TIMER_EARLY
769 ret = dm_timer_init();
770 if (ret)
771 return ret;
772#endif
Simon Glassab7cd622014-07-23 06:55:04 -0600773
774 return 0;
775}
776
Simon Glass146251f2015-01-19 22:16:12 -0700777/* Architecture-specific memory reservation */
778__weak int reserve_arch(void)
779{
780 return 0;
781}
782
Simon Glassd4c671c2015-03-05 12:25:16 -0700783__weak int arch_cpu_init_dm(void)
784{
785 return 0;
786}
787
Simon Glass4acff452017-01-16 07:03:50 -0700788static const init_fnc_t init_sequence_f[] = {
Simon Glass1938f4a2013-03-11 06:49:53 +0000789 setup_mon_len,
Simon Glassb45122f2015-02-27 22:06:34 -0700790#ifdef CONFIG_OF_CONTROL
Simon Glass08793612015-02-27 22:06:35 -0700791 fdtdec_setup,
Simon Glassb45122f2015-02-27 22:06:34 -0700792#endif
Kevin Hilmand2107182014-12-09 15:03:58 -0800793#ifdef CONFIG_TRACE
Simon Glass71c52db2013-06-11 11:14:42 -0700794 trace_early_init,
Kevin Hilmand2107182014-12-09 15:03:58 -0800795#endif
Simon Glass768e0f52014-11-10 18:00:18 -0700796 initf_malloc,
Simon Glass9854a872015-11-08 23:47:48 -0700797 initf_console_record,
Simon Glass671549e2017-03-28 10:27:18 -0600798#if defined(CONFIG_HAVE_FSP)
799 arch_fsp_init,
Bin Menga52a0682015-08-20 06:40:18 -0700800#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000801 arch_cpu_init, /* basic arch cpu dependent setup */
Paul Burton8ebf5062016-09-21 11:18:46 +0100802 mach_cpu_init, /* SoC/machine dependent CPU setup */
Simon Glass3ea09532014-09-03 17:36:59 -0600803 initf_dm,
Simon Glassd4c671c2015-03-05 12:25:16 -0700804 arch_cpu_init_dm,
Thomas Chou67521952015-10-30 15:35:51 +0800805 mark_bootstage, /* need timer, go after init dm */
Simon Glass1938f4a2013-03-11 06:49:53 +0000806#if defined(CONFIG_BOARD_EARLY_INIT_F)
807 board_early_init_f,
808#endif
Simon Glass727e94a2017-03-28 10:27:26 -0600809#if defined(CONFIG_PPC) || defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K)
Simon Glassc252c062017-03-28 10:27:19 -0600810 /* get CPU and bus clocks according to the environment variable */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000811 get_clocks, /* get CPU and bus clocks (etc.) */
Simon Glass1793e782017-03-28 10:27:23 -0600812#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000813 timer_init, /* initialize timer */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000814#if defined(CONFIG_BOARD_POSTCLK_INIT)
815 board_postclk_init,
816#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000817 env_init, /* initialize environment */
818 init_baud_rate, /* initialze baudrate settings */
819 serial_init, /* serial communications setup */
820 console_init_f, /* stage 1 init of console */
821 display_options, /* say that we are here */
822 display_text_info, /* show debugging info if required */
Simon Glass76d1d022017-03-28 10:27:30 -0600823#if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_SH) || \
824 defined(CONFIG_X86)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000825 checkcpu,
826#endif
Simon Glasscc664002017-01-23 13:31:25 -0700827#if defined(CONFIG_DISPLAY_CPUINFO)
Simon Glass1938f4a2013-03-11 06:49:53 +0000828 print_cpuinfo, /* display cpu info (and speed) */
Simon Glasscc664002017-01-23 13:31:25 -0700829#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000830#if defined(CONFIG_DISPLAY_BOARDINFO)
Masahiro Yamada0365ffc2015-01-14 17:07:05 +0900831 show_board_info,
Simon Glass1938f4a2013-03-11 06:49:53 +0000832#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000833 INIT_FUNC_WATCHDOG_INIT
834#if defined(CONFIG_MISC_INIT_F)
835 misc_init_f,
836#endif
837 INIT_FUNC_WATCHDOG_RESET
Heiko Schocherea818db2013-01-29 08:53:15 +0100838#if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000839 init_func_i2c,
840#endif
841#if defined(CONFIG_HARD_SPI)
842 init_func_spi,
843#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000844 announce_dram_init,
845 /* TODO: unify all these dram functions? */
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800846#if defined(CONFIG_ARM) || defined(CONFIG_X86) || defined(CONFIG_NDS32) || \
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200847 defined(CONFIG_MICROBLAZE) || defined(CONFIG_AVR32) || \
848 defined(CONFIG_SH)
Simon Glass1938f4a2013-03-11 06:49:53 +0000849 dram_init, /* configure available RAM banks */
850#endif
angelo@sysam.ite310b932015-02-12 01:40:17 +0100851#if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000852 init_func_ram,
853#endif
854#ifdef CONFIG_POST
855 post_init_f,
856#endif
857 INIT_FUNC_WATCHDOG_RESET
858#if defined(CONFIG_SYS_DRAM_TEST)
859 testdram,
860#endif /* CONFIG_SYS_DRAM_TEST */
861 INIT_FUNC_WATCHDOG_RESET
862
Simon Glass1938f4a2013-03-11 06:49:53 +0000863#ifdef CONFIG_POST
864 init_post,
865#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000866 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000867 /*
868 * Now that we have DRAM mapped and working, we can
869 * relocate the code and continue running from DRAM.
870 *
871 * Reserve memory at end of RAM for (top down in that order):
872 * - area that won't get touched by U-Boot and Linux (optional)
873 * - kernel log buffer
874 * - protected RAM
875 * - LCD framebuffer
876 * - monitor code
877 * - board info struct
878 */
879 setup_dest_addr,
Simon Glassb56db482017-03-31 08:40:28 -0600880#if defined(CONFIG_LOGBUFFER)
Simon Glass1938f4a2013-03-11 06:49:53 +0000881 reserve_logbuffer,
882#endif
883#ifdef CONFIG_PRAM
884 reserve_pram,
885#endif
886 reserve_round_4k,
Simon Glass80d4bcd2017-03-31 08:40:29 -0600887#ifdef CONFIG_ARM
Simon Glass1938f4a2013-03-11 06:49:53 +0000888 reserve_mmu,
889#endif
Simon Glass5a541942016-01-18 19:52:21 -0700890 reserve_video,
Simon Glass8703ef32016-01-18 19:52:20 -0700891 reserve_trace,
Simon Glass1938f4a2013-03-11 06:49:53 +0000892 reserve_uboot,
Simon Glass8cae8a62013-03-05 14:39:45 +0000893#ifndef CONFIG_SPL_BUILD
Simon Glass1938f4a2013-03-11 06:49:53 +0000894 reserve_malloc,
895 reserve_board,
Simon Glass8cae8a62013-03-05 14:39:45 +0000896#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000897 setup_machine,
898 reserve_global_data,
899 reserve_fdt,
Simon Glass146251f2015-01-19 22:16:12 -0700900 reserve_arch,
Simon Glass1938f4a2013-03-11 06:49:53 +0000901 reserve_stacks,
902 setup_dram_config,
903 show_dram_config,
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200904#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
905 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000906 setup_board_part1,
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100907#endif
908#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000909 INIT_FUNC_WATCHDOG_RESET
910 setup_board_part2,
911#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000912 display_new_sp,
Simon Glasse4fef6c2013-03-11 14:30:42 +0000913#ifdef CONFIG_SYS_EXTBDINFO
914 setup_board_extra,
915#endif
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100916#ifdef CONFIG_OF_BOARD_FIXUP
917 fix_fdt,
918#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000919 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000920 reloc_fdt,
921 setup_reloc,
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300922#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass313aef32015-01-01 16:18:09 -0700923 copy_uboot_to_ram,
Simon Glass313aef32015-01-01 16:18:09 -0700924 do_elf_reloc_fixups,
Simon Glass6bda55a2017-01-16 07:03:52 -0700925 clear_bss,
Simon Glass313aef32015-01-01 16:18:09 -0700926#endif
Chris Zankelde5e5ce2016-08-10 18:36:43 +0300927#if defined(CONFIG_XTENSA)
928 clear_bss,
929#endif
Simon Glass530f27e2017-01-16 07:03:49 -0700930#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
931 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000932 jump_to_copy,
933#endif
934 NULL,
935};
936
937void board_init_f(ulong boot_flags)
938{
York Sun2a1680e2014-05-02 17:28:04 -0700939#ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA
940 /*
Robert P. J. Dayfc0b5942016-09-07 14:27:59 -0400941 * For some architectures, global data is initialized and used before
York Sun2a1680e2014-05-02 17:28:04 -0700942 * calling this function. The data should be preserved. For others,
943 * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack
944 * here to host global data until relocation.
945 */
Simon Glass1938f4a2013-03-11 06:49:53 +0000946 gd_t data;
947
948 gd = &data;
949
David Fengcce6be72013-12-14 11:47:36 +0800950 /*
951 * Clear global data before it is accessed at debug print
952 * in initcall_run_list. Otherwise the debug print probably
Robert P. J. Dayfc0b5942016-09-07 14:27:59 -0400953 * get the wrong value of gd->have_console.
David Fengcce6be72013-12-14 11:47:36 +0800954 */
David Fengcce6be72013-12-14 11:47:36 +0800955 zero_global_data();
956#endif
957
Simon Glass1938f4a2013-03-11 06:49:53 +0000958 gd->flags = boot_flags;
Alexey Brodkin9aed5a22013-11-27 22:32:40 +0400959 gd->have_console = 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000960
961 if (initcall_run_list(init_sequence_f))
962 hang();
963
Ben Stoltz9b217492015-07-31 09:31:37 -0600964#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
Simon Glass530f27e2017-01-16 07:03:49 -0700965 !defined(CONFIG_EFI_APP) && !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000966 /* NOTREACHED - jump_to_copy() does not return */
967 hang();
968#endif
969}
970
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300971#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000972/*
973 * For now this code is only used on x86.
974 *
975 * init_sequence_f_r is the list of init functions which are run when
976 * U-Boot is executing from Flash with a semi-limited 'C' environment.
977 * The following limitations must be considered when implementing an
978 * '_f_r' function:
979 * - 'static' variables are read-only
980 * - Global Data (gd->xxx) is read/write
981 *
982 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if
983 * supported). It _should_, if possible, copy global data to RAM and
984 * initialise the CPU caches (to speed up the relocation process)
985 *
986 * NOTE: At present only x86 uses this route, but it is intended that
987 * all archs will move to this when generic relocation is implemented.
988 */
Simon Glass4acff452017-01-16 07:03:50 -0700989static const init_fnc_t init_sequence_f_r[] = {
Simon Glass530f27e2017-01-16 07:03:49 -0700990#if !CONFIG_IS_ENABLED(X86_64)
Simon Glass48a33802013-03-05 14:39:52 +0000991 init_cache_f_r,
Simon Glass530f27e2017-01-16 07:03:49 -0700992#endif
Simon Glass48a33802013-03-05 14:39:52 +0000993
994 NULL,
995};
996
997void board_init_f_r(void)
998{
999 if (initcall_run_list(init_sequence_f_r))
1000 hang();
1001
1002 /*
Simon Glasse4d6ab02016-03-11 22:06:51 -07001003 * The pre-relocation drivers may be using memory that has now gone
1004 * away. Mark serial as unavailable - this will fall back to the debug
1005 * UART if available.
1006 */
1007 gd->flags &= ~GD_FLG_SERIAL_READY;
1008
1009 /*
Simon Glass48a33802013-03-05 14:39:52 +00001010 * U-Boot has been copied into SDRAM, the BSS has been cleared etc.
1011 * Transfer execution from Flash to RAM by calculating the address
1012 * of the in-RAM copy of board_init_r() and calling it
1013 */
Alexey Brodkin7bf9f202015-02-25 17:59:02 +03001014 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +00001015
1016 /* NOTREACHED - board_init_r() does not return */
1017 hang();
1018}
Alexey Brodkin5bcd19a2015-03-24 11:12:47 +03001019#endif /* CONFIG_X86 */