blob: 04aeb40753e39572a0f953a24306840ad1c9ee75 [file] [log] [blame]
Kumar Gala58e5e9a2008-08-26 15:01:29 -05001/*
Kumar Gala3dbd5d72011-01-09 14:06:28 -06002 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala58e5e9a2008-08-26 15:01:29 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MEMCTL_H
10#define FSL_DDR_MEMCTL_H
11
12/*
13 * Pick a basic DDR Technology.
14 */
15#include <ddr_spd.h>
16
17#define SDRAM_TYPE_DDR1 2
18#define SDRAM_TYPE_DDR2 3
19#define SDRAM_TYPE_LPDDR1 6
20#define SDRAM_TYPE_DDR3 7
21
Dave Liuc360cea2009-03-14 12:48:30 +080022#define DDR_BL4 4 /* burst length 4 */
23#define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
24#define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
25#define DDR_BL8 8 /* burst length 8 */
26
Dave Liuf8d05e52010-03-05 12:23:00 +080027#define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
28#define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
29#define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
30#define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
31#define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
32
Kumar Gala58e5e9a2008-08-26 15:01:29 -050033#if defined(CONFIG_FSL_DDR1)
34#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
35typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
36#ifndef CONFIG_FSL_SDRAM_TYPE
37#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
38#endif
39#elif defined(CONFIG_FSL_DDR2)
40#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
41typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
42#ifndef CONFIG_FSL_SDRAM_TYPE
43#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
44#endif
45#elif defined(CONFIG_FSL_DDR3)
46#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
47typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
Dave Liu22ff3d02008-11-21 16:31:29 +080048#ifndef CONFIG_FSL_SDRAM_TYPE
49#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
Kumar Gala58e5e9a2008-08-26 15:01:29 -050050#endif
Dave Liu22ff3d02008-11-21 16:31:29 +080051#endif /* #if defined(CONFIG_FSL_DDR1) */
Kumar Gala58e5e9a2008-08-26 15:01:29 -050052
Haiying Wangdbbbb3a2008-10-03 12:36:39 -040053/* define bank(chip select) interleaving mode */
54#define FSL_DDR_CS0_CS1 0x40
55#define FSL_DDR_CS2_CS3 0x20
56#define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
57#define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
58
59/* define memory controller interleaving mode */
60#define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
61#define FSL_DDR_PAGE_INTERLEAVING 0x1
62#define FSL_DDR_BANK_INTERLEAVING 0x2
63#define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
64
Poonam_Aggrwal-b10812e1be0d22009-01-04 08:46:38 +053065/* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
66 */
67#define SDRAM_CFG_MEM_EN 0x80000000
68#define SDRAM_CFG_SREN 0x40000000
69#define SDRAM_CFG_ECC_EN 0x20000000
70#define SDRAM_CFG_RD_EN 0x10000000
71#define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
72#define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
73#define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
74#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
75#define SDRAM_CFG_DYN_PWR 0x00200000
76#define SDRAM_CFG_32_BE 0x00080000
77#define SDRAM_CFG_8_BE 0x00040000
78#define SDRAM_CFG_NCAP 0x00020000
79#define SDRAM_CFG_2T_EN 0x00008000
80#define SDRAM_CFG_BI 0x00000001
81
Dave Liuc360cea2009-03-14 12:48:30 +080082#if defined(CONFIG_P4080)
83#define RD_TO_PRE_MASK 0xf
84#define RD_TO_PRE_SHIFT 13
85#define WR_DATA_DELAY_MASK 0xf
86#define WR_DATA_DELAY_SHIFT 9
87#else
88#define RD_TO_PRE_MASK 0x7
89#define RD_TO_PRE_SHIFT 13
90#define WR_DATA_DELAY_MASK 0x7
91#define WR_DATA_DELAY_SHIFT 10
92#endif
93
Kumar Gala58e5e9a2008-08-26 15:01:29 -050094/* Record of register values computed */
95typedef struct fsl_ddr_cfg_regs_s {
96 struct {
97 unsigned int bnds;
98 unsigned int config;
99 unsigned int config_2;
100 } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
101 unsigned int timing_cfg_3;
102 unsigned int timing_cfg_0;
103 unsigned int timing_cfg_1;
104 unsigned int timing_cfg_2;
105 unsigned int ddr_sdram_cfg;
106 unsigned int ddr_sdram_cfg_2;
107 unsigned int ddr_sdram_mode;
108 unsigned int ddr_sdram_mode_2;
109 unsigned int ddr_sdram_md_cntl;
110 unsigned int ddr_sdram_interval;
111 unsigned int ddr_data_init;
112 unsigned int ddr_sdram_clk_cntl;
113 unsigned int ddr_init_addr;
114 unsigned int ddr_init_ext_addr;
115 unsigned int timing_cfg_4;
116 unsigned int timing_cfg_5;
117 unsigned int ddr_zq_cntl;
118 unsigned int ddr_wrlvl_cntl;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500119 unsigned int ddr_sr_cntr;
120 unsigned int ddr_sdram_rcw_1;
121 unsigned int ddr_sdram_rcw_2;
york7fd101c2010-07-02 22:25:54 +0000122 unsigned int ddr_eor;
York Sund2a95682011-01-10 12:02:59 +0000123 unsigned int ddr_cdr1;
124 unsigned int ddr_cdr2;
125 unsigned int err_disable;
126 unsigned int err_int_en;
127 unsigned int debug[32];
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500128} fsl_ddr_cfg_regs_t;
129
130typedef struct memctl_options_partial_s {
131 unsigned int all_DIMMs_ECC_capable;
132 unsigned int all_DIMMs_tCKmax_ps;
133 unsigned int all_DIMMs_burst_lengths_bitmask;
134 unsigned int all_DIMMs_registered;
135 unsigned int all_DIMMs_unbuffered;
136 /* unsigned int lowest_common_SPD_caslat; */
137 unsigned int all_DIMMs_minimum_tRCD_ps;
138} memctl_options_partial_t;
139
140/*
141 * Generalized parameters for memory controller configuration,
142 * might be a little specific to the FSL memory controller
143 */
144typedef struct memctl_options_s {
145 /*
146 * Memory organization parameters
147 *
148 * if DIMM is present in the system
149 * where DIMMs are with respect to chip select
150 * where chip selects are with respect to memory boundaries
151 */
152 unsigned int registered_dimm_en; /* use registered DIMM support */
153
154 /* Options local to a Chip Select */
155 struct cs_local_opts_s {
156 unsigned int auto_precharge;
157 unsigned int odt_rd_cfg;
158 unsigned int odt_wr_cfg;
159 } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
160
161 /* Special configurations for chip select */
162 unsigned int memctl_interleaving;
163 unsigned int memctl_interleaving_mode;
164 unsigned int ba_intlv_ctl;
york7fd101c2010-07-02 22:25:54 +0000165 unsigned int addr_hash;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500166
167 /* Operational mode parameters */
168 unsigned int ECC_mode; /* Use ECC? */
169 /* Initialize ECC using memory controller? */
170 unsigned int ECC_init_using_memctl;
171 unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
172 /* SREN - self-refresh during sleep */
173 unsigned int self_refresh_in_sleep;
174 unsigned int dynamic_power; /* DYN_PWR */
175 /* memory data width to use (16-bit, 32-bit, 64-bit) */
176 unsigned int data_bus_width;
Dave Liuc360cea2009-03-14 12:48:30 +0800177 unsigned int burst_length; /* BL4, OTF and BL8 */
178 /* On-The-Fly Burst Chop enable */
179 unsigned int OTF_burst_chop_en;
180 /* mirrior DIMMs for DDR3 */
181 unsigned int mirrored_dimm;
york5800e7a2010-07-02 22:25:53 +0000182 unsigned int quad_rank_present;
York Sund2a95682011-01-10 12:02:59 +0000183 unsigned int ap_en; /* address parity enable for RDIMM */
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500184
185 /* Global Timing Parameters */
186 unsigned int cas_latency_override;
187 unsigned int cas_latency_override_value;
188 unsigned int use_derated_caslat;
189 unsigned int additive_latency_override;
190 unsigned int additive_latency_override_value;
191
192 unsigned int clk_adjust; /* */
193 unsigned int cpo_override;
194 unsigned int write_data_delay; /* DQS adjust */
Dave Liubdc9f7b2009-12-16 10:24:37 -0600195
196 unsigned int wrlvl_override;
197 unsigned int wrlvl_sample; /* Write leveling */
198 unsigned int wrlvl_start;
199
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500200 unsigned int half_strength_driver_enable;
201 unsigned int twoT_en;
202 unsigned int threeT_en;
203 unsigned int bstopre;
204 unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
205 unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
Dave Liu22cca7e2008-11-21 16:31:35 +0800206
Dave Liuc360cea2009-03-14 12:48:30 +0800207 /* Rtt impedance */
208 unsigned int rtt_override; /* rtt_override enable */
209 unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
Dave Liu1aa3d082009-12-16 10:24:38 -0600210 unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
Dave Liuc360cea2009-03-14 12:48:30 +0800211
Dave Liu22cca7e2008-11-21 16:31:35 +0800212 /* Automatic self refresh */
213 unsigned int auto_self_refresh_en;
214 unsigned int sr_it;
Dave Liuc360cea2009-03-14 12:48:30 +0800215 /* ZQ calibration */
216 unsigned int zq_en;
217 /* Write leveling */
218 unsigned int wrlvl_en;
York Sund2a95682011-01-10 12:02:59 +0000219 /* RCW override for RDIMM */
220 unsigned int rcw_override;
221 unsigned int rcw_1;
222 unsigned int rcw_2;
223 /* control register 1 */
224 unsigned int ddr_cdr1;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500225} memctl_options_t;
226
227extern phys_size_t fsl_ddr_sdram(void);
Kumar Gala3dbd5d72011-01-09 14:06:28 -0600228extern int fsl_use_spd(void);
York Sun28a96672010-10-18 13:46:49 -0700229
Becky Bruce38dba0c2010-12-17 17:17:56 -0600230/*
231 * The 85xx boards have a common prototype for fixed_sdram so put the
232 * declaration here.
233 */
234#ifdef CONFIG_MPC85xx
235extern phys_size_t fixed_sdram(void);
236#endif
237
238#if defined(CONFIG_DDR_ECC)
239extern void ddr_enable_ecc(unsigned int dram_size);
240#endif
241
242
York Sun28a96672010-10-18 13:46:49 -0700243typedef struct fixed_ddr_parm{
244 int min_freq;
245 int max_freq;
246 fsl_ddr_cfg_regs_t *ddr_settings;
247} fixed_ddr_parm_t;
Kumar Gala58e5e9a2008-08-26 15:01:29 -0500248#endif