blob: 56adec83f8fc28fe020dca400e2fe9218326323e [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050026#include <linux/of.h>
27#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030028#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/spi/spi.h>
30#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000032
Arnd Bergmannec2a0832012-08-24 15:11:34 +020033#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000034
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035#define CS_DEFAULT 0xFF
36
Sandeep Paulraj358934a2009-12-16 22:02:18 +000037#define SPIFMT_PHASE_MASK BIT(16)
38#define SPIFMT_POLARITY_MASK BIT(17)
39#define SPIFMT_DISTIMER_MASK BIT(18)
40#define SPIFMT_SHIFTDIR_MASK BIT(20)
41#define SPIFMT_WAITENA_MASK BIT(21)
42#define SPIFMT_PARITYENA_MASK BIT(22)
43#define SPIFMT_ODD_PARITY_MASK BIT(23)
44#define SPIFMT_WDELAY_MASK 0x3f000000u
45#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053046#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000047
Sandeep Paulraj358934a2009-12-16 22:02:18 +000048/* SPIPC0 */
49#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
50#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
51#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
52#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000053
54#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053055#define SPIINT_MASKINT 0x0000015F
56#define SPI_INTLVL_1 0x000001FF
57#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000058
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053059/* SPIDAT1 (upper 16 bit defines) */
60#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030061#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062
63/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000064#define SPIGCR1_CLKMOD_MASK BIT(1)
65#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053066#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053068#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000069
70/* SPIBUF */
71#define SPIBUF_TXFULL_MASK BIT(29)
72#define SPIBUF_RXEMPTY_MASK BIT(31)
73
Brian Niebuhr7abbf232010-08-19 15:07:38 +053074/* SPIDELAY */
75#define SPIDELAY_C2TDELAY_SHIFT 24
76#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
77#define SPIDELAY_T2CDELAY_SHIFT 16
78#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
79#define SPIDELAY_T2EDELAY_SHIFT 8
80#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
81#define SPIDELAY_C2EDELAY_SHIFT 0
82#define SPIDELAY_C2EDELAY_MASK 0xFF
83
Sandeep Paulraj358934a2009-12-16 22:02:18 +000084/* Error Masks */
85#define SPIFLG_DLEN_ERR_MASK BIT(0)
86#define SPIFLG_TIMEOUT_MASK BIT(1)
87#define SPIFLG_PARERR_MASK BIT(2)
88#define SPIFLG_DESYNC_MASK BIT(3)
89#define SPIFLG_BITERR_MASK BIT(4)
90#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053092#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
93 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
94 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
95 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000096
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099/* SPI Controller registers */
100#define SPIGCR0 0x00
101#define SPIGCR1 0x04
102#define SPIINT 0x08
103#define SPILVL 0x0c
104#define SPIFLG 0x10
105#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000106#define SPIDAT1 0x3c
107#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000108#define SPIDELAY 0x48
109#define SPIDEF 0x4c
110#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111
Frode Isaksen0718b762017-02-23 19:01:59 +0100112#define DMA_MIN_BYTES 16
113
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114/* SPI Controller driver's private data. */
115struct davinci_spi {
116 struct spi_bitbang bitbang;
117 struct clk *clk;
118
119 u8 version;
120 resource_size_t pbase;
121 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530122 u32 irq;
123 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000124
125 const void *tx;
126 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530127 int rcount;
128 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400129
130 struct dma_chan *dma_rx;
131 struct dma_chan *dma_tx;
Matt Porter048177c2012-08-22 21:09:36 -0400132
Murali Karicheriaae71472012-12-11 16:20:39 -0500133 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000134
135 void (*get_rx)(u32 rx_data, struct davinci_spi *);
136 u32 (*get_tx)(struct davinci_spi *);
137
Murali Karicheri7480e752014-07-31 20:33:14 +0300138 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500139
140 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000141};
142
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530143static struct davinci_spi_config davinci_spi_default_cfg;
144
Sekhar Nori212d4b62010-10-11 10:41:39 +0530145static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000146{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530147 if (dspi->rx) {
148 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530149 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530151 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000152}
153
Sekhar Nori212d4b62010-10-11 10:41:39 +0530154static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000155{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530156 if (dspi->rx) {
157 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530158 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530160 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000161}
162
Sekhar Nori212d4b62010-10-11 10:41:39 +0530163static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000164{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530165 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900166
Sekhar Nori212d4b62010-10-11 10:41:39 +0530167 if (dspi->tx) {
168 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900169
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530170 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530171 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530172 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000173 return data;
174}
175
Sekhar Nori212d4b62010-10-11 10:41:39 +0530176static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000177{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530178 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900179
Sekhar Nori212d4b62010-10-11 10:41:39 +0530180 if (dspi->tx) {
181 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900182
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530183 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530184 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530185 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000186 return data;
187}
188
189static inline void set_io_bits(void __iomem *addr, u32 bits)
190{
191 u32 v = ioread32(addr);
192
193 v |= bits;
194 iowrite32(v, addr);
195}
196
197static inline void clear_io_bits(void __iomem *addr, u32 bits)
198{
199 u32 v = ioread32(addr);
200
201 v &= ~bits;
202 iowrite32(v, addr);
203}
204
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000205/*
206 * Interface to control the chip select signal
207 */
208static void davinci_spi_chipselect(struct spi_device *spi, int value)
209{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530210 struct davinci_spi *dspi;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300211 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530212 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530213 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214
Sekhar Nori212d4b62010-10-11 10:41:39 +0530215 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000216
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300217 /* program delay transfers if tx_delay is non zero */
Bartosz Golaszewski563a53f2018-08-10 11:13:52 +0200218 if (spicfg && spicfg->wdelay)
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300219 spidat1 |= SPIDAT1_WDEL;
220
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000221 /*
222 * Board specific chip select logic decides the polarity and cs
223 * line for the controller
224 */
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100225 if (spi->cs_gpio >= 0) {
Brian Niebuhr23853972010-08-13 10:57:44 +0530226 if (value == BITBANG_CS_ACTIVE)
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100227 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 else
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100229 gpio_set_value(spi->cs_gpio,
230 !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530231 } else {
232 if (value == BITBANG_CS_ACTIVE) {
David Lechnera3762b12018-09-12 19:39:20 -0500233 if (!(spi->mode & SPI_CS_WORD))
234 spidat1 |= SPIDAT1_CSHOLD_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530235 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530236 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530237 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300238
239 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000240}
241
242/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530243 * davinci_spi_get_prescale - Calculates the correct prescale value
244 * @maxspeed_hz: the maximum rate the SPI clock can run at
245 *
246 * This function calculates the prescale value that generates a clock rate
247 * less than or equal to the specified maximum.
248 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500249 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530250 * or negative error number if valid prescalar cannot be updated.
251 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530252static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530253 u32 max_speed_hz)
254{
255 int ret;
256
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500257 /* Subtract 1 to match what will be programmed into SPI register. */
258 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530259
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500260 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530261 return -EINVAL;
262
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500263 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530264}
265
266/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000267 * davinci_spi_setup_transfer - This functions will determine transfer method
268 * @spi: spi device on which data transfer to be done
269 * @t: spi transfer in which transfer info is filled
270 *
271 * This function determines data transfer method (8/16/32 bit transfer).
272 * It will also set the SPI Clock Control register according to
273 * SPI slave device freq.
274 */
275static int davinci_spi_setup_transfer(struct spi_device *spi,
276 struct spi_transfer *t)
277{
278
Sekhar Nori212d4b62010-10-11 10:41:39 +0530279 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530280 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000281 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530282 u32 hz = 0, spifmt = 0;
283 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000284
Sekhar Nori212d4b62010-10-11 10:41:39 +0530285 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300286 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530287 if (!spicfg)
288 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000289
290 if (t) {
291 bits_per_word = t->bits_per_word;
292 hz = t->speed_hz;
293 }
294
295 /* if bits_per_word is not set then set it default */
296 if (!bits_per_word)
297 bits_per_word = spi->bits_per_word;
298
299 /*
300 * Assign function pointer to appropriate transfer method
301 * 8bit, 16bit or 32bit transfer
302 */
Stephen Warren24778be2013-05-21 20:36:35 -0600303 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530304 dspi->get_rx = davinci_spi_rx_buf_u8;
305 dspi->get_tx = davinci_spi_tx_buf_u8;
306 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600307 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530308 dspi->get_rx = davinci_spi_rx_buf_u16;
309 dspi->get_tx = davinci_spi_tx_buf_u16;
310 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600311 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000312
313 if (!hz)
314 hz = spi->max_speed_hz;
315
Brian Niebuhr25f33512010-08-19 12:15:22 +0530316 /* Set up SPIFMTn register, unique to this chipselect. */
317
Sekhar Nori212d4b62010-10-11 10:41:39 +0530318 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530319 if (prescale < 0)
320 return prescale;
321
Brian Niebuhr25f33512010-08-19 12:15:22 +0530322 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000323
Brian Niebuhr25f33512010-08-19 12:15:22 +0530324 if (spi->mode & SPI_LSB_FIRST)
325 spifmt |= SPIFMT_SHIFTDIR_MASK;
326
327 if (spi->mode & SPI_CPOL)
328 spifmt |= SPIFMT_POLARITY_MASK;
329
330 if (!(spi->mode & SPI_CPHA))
331 spifmt |= SPIFMT_PHASE_MASK;
332
333 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300334 * Assume wdelay is used only on SPI peripherals that has this field
335 * in SPIFMTn register and when it's configured from board file or DT.
336 */
337 if (spicfg->wdelay)
338 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
339 & SPIFMT_WDELAY_MASK);
340
341 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530342 * Version 1 hardware supports two basic SPI modes:
343 * - Standard SPI mode uses 4 pins, with chipselect
344 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
345 * (distinct from SPI_3WIRE, with just one data wire;
346 * or similar variants without MOSI or without MISO)
347 *
348 * Version 2 hardware supports an optional handshaking signal,
349 * so it can support two more modes:
350 * - 5 pin SPI variant is standard SPI plus SPI_READY
351 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
352 */
353
Sekhar Nori212d4b62010-10-11 10:41:39 +0530354 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530355
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530356 u32 delay = 0;
357
Brian Niebuhr25f33512010-08-19 12:15:22 +0530358 if (spicfg->odd_parity)
359 spifmt |= SPIFMT_ODD_PARITY_MASK;
360
361 if (spicfg->parity_enable)
362 spifmt |= SPIFMT_PARITYENA_MASK;
363
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530364 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530365 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530366 } else {
367 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
368 & SPIDELAY_C2TDELAY_MASK;
369 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
370 & SPIDELAY_T2CDELAY_MASK;
371 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530372
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530373 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530374 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530375 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
376 & SPIDELAY_T2EDELAY_MASK;
377 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
378 & SPIDELAY_C2EDELAY_MASK;
379 }
380
Sekhar Nori212d4b62010-10-11 10:41:39 +0530381 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530382 }
383
Sekhar Nori212d4b62010-10-11 10:41:39 +0530384 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000385
386 return 0;
387}
388
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300389static int davinci_spi_of_setup(struct spi_device *spi)
390{
391 struct davinci_spi_config *spicfg = spi->controller_data;
392 struct device_node *np = spi->dev.of_node;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100393 struct davinci_spi *dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300394 u32 prop;
395
396 if (spicfg == NULL && np) {
397 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
398 if (!spicfg)
399 return -ENOMEM;
400 *spicfg = davinci_spi_default_cfg;
401 /* override with dt configured values */
402 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
403 spicfg->wdelay = (u8)prop;
404 spi->controller_data = spicfg;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100405
406 if (dspi->dma_rx && dspi->dma_tx)
407 spicfg->io_type = SPI_IO_TYPE_DMA;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300408 }
409
410 return 0;
411}
412
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000413/**
414 * davinci_spi_setup - This functions will set default transfer method
415 * @spi: spi device on which data transfer to be done
416 *
417 * This functions sets the default transfer method.
418 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000419static int davinci_spi_setup(struct spi_device *spi)
420{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530421 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530422 struct davinci_spi *dspi;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300423 struct spi_master *master = spi->master;
424 struct device_node *np = spi->dev.of_node;
425 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000426
Sekhar Nori212d4b62010-10-11 10:41:39 +0530427 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000428
Brian Niebuhrbe884712010-09-03 12:15:28 +0530429 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300430 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300431 retval = gpio_direction_output(
432 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300433 internal_cs = false;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300434 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530435
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300436 if (retval) {
437 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
438 spi->cs_gpio, retval);
439 return retval;
440 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300441
David Lechnera3762b12018-09-12 19:39:20 -0500442 if (internal_cs) {
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300443 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
David Lechnera3762b12018-09-12 19:39:20 -0500444 }
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300445 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300446
Brian Niebuhrbe884712010-09-03 12:15:28 +0530447 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530448 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530449
450 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530451 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530452 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530453 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530454
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300455 return davinci_spi_of_setup(spi);
456}
457
458static void davinci_spi_cleanup(struct spi_device *spi)
459{
460 struct davinci_spi_config *spicfg = spi->controller_data;
461
462 spi->controller_data = NULL;
463 if (spi->dev.of_node)
464 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000465}
466
Fabien Parent8aedbf52017-02-23 19:01:56 +0100467static bool davinci_spi_can_dma(struct spi_master *master,
468 struct spi_device *spi,
469 struct spi_transfer *xfer)
470{
471 struct davinci_spi_config *spicfg = spi->controller_data;
472 bool can_dma = false;
473
474 if (spicfg)
Frode Isaksen0718b762017-02-23 19:01:59 +0100475 can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) &&
Frode Isaksen4dd9bec2017-02-23 19:02:00 +0100476 (xfer->len >= DMA_MIN_BYTES) &&
477 !is_vmalloc_addr(xfer->rx_buf) &&
478 !is_vmalloc_addr(xfer->tx_buf);
Fabien Parent8aedbf52017-02-23 19:01:56 +0100479
480 return can_dma;
481}
482
Sekhar Nori212d4b62010-10-11 10:41:39 +0530483static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000484{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530485 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000486
487 if (int_status & SPIFLG_TIMEOUT_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530488 dev_err(sdev, "SPI Time-out Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000489 return -ETIMEDOUT;
490 }
491 if (int_status & SPIFLG_DESYNC_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530492 dev_err(sdev, "SPI Desynchronization Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000493 return -EIO;
494 }
495 if (int_status & SPIFLG_BITERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530496 dev_err(sdev, "SPI Bit error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000497 return -EIO;
498 }
499
Sekhar Nori212d4b62010-10-11 10:41:39 +0530500 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000501 if (int_status & SPIFLG_DLEN_ERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530502 dev_err(sdev, "SPI Data Length Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000503 return -EIO;
504 }
505 if (int_status & SPIFLG_PARERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530506 dev_err(sdev, "SPI Parity Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000507 return -EIO;
508 }
509 if (int_status & SPIFLG_OVRRUN_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530510 dev_err(sdev, "SPI Data Overrun error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000511 return -EIO;
512 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000513 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530514 dev_err(sdev, "SPI Buffer Init Active\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000515 return -EBUSY;
516 }
517 }
518
519 return 0;
520}
521
522/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530523 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530524 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530525 *
526 * This function will check the SPIFLG register and handle any events that are
527 * detected there
528 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530529static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530530{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530531 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530532
Sekhar Nori212d4b62010-10-11 10:41:39 +0530533 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530534
Sekhar Nori212d4b62010-10-11 10:41:39 +0530535 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
536 dspi->get_rx(buf & 0xFFFF, dspi);
537 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530538 }
539
Sekhar Nori212d4b62010-10-11 10:41:39 +0530540 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530541
542 if (unlikely(status & SPIFLG_ERROR_MASK)) {
543 errors = status & SPIFLG_ERROR_MASK;
544 goto out;
545 }
546
Sekhar Nori212d4b62010-10-11 10:41:39 +0530547 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
548 spidat1 = ioread32(dspi->base + SPIDAT1);
549 dspi->wcount--;
550 spidat1 &= ~0xFFFF;
551 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
552 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530553 }
554
555out:
556 return errors;
557}
558
Matt Porter048177c2012-08-22 21:09:36 -0400559static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530560{
Matt Porter048177c2012-08-22 21:09:36 -0400561 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530562
Matt Porter048177c2012-08-22 21:09:36 -0400563 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530564
Matt Porter048177c2012-08-22 21:09:36 -0400565 if (!dspi->wcount && !dspi->rcount)
566 complete(&dspi->done);
567}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530568
Matt Porter048177c2012-08-22 21:09:36 -0400569static void davinci_spi_dma_tx_callback(void *data)
570{
571 struct davinci_spi *dspi = (struct davinci_spi *)data;
572
573 dspi->wcount = 0;
574
575 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530576 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530577}
578
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530579/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000580 * davinci_spi_bufs - functions which will handle transfer data
581 * @spi: spi device on which data transfer to be done
582 * @t: spi transfer in which transfer info is filled
583 *
584 * This function will put data to be transferred into data register
585 * of SPI controller and then wait until the completion will be marked
586 * by the IRQ Handler.
587 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530588static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000589{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530590 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400591 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530592 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530593 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530594 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000595 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530596 unsigned uninitialized_var(rx_buf_count);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000597
Sekhar Nori212d4b62010-10-11 10:41:39 +0530598 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500599 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530600 spicfg = (struct davinci_spi_config *)spi->controller_data;
601 if (!spicfg)
602 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530603
604 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530605 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000606
Sekhar Nori212d4b62010-10-11 10:41:39 +0530607 dspi->tx = t->tx_buf;
608 dspi->rx = t->rx_buf;
609 dspi->wcount = t->len / data_type;
610 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530611
Sekhar Nori212d4b62010-10-11 10:41:39 +0530612 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530613
Sekhar Nori212d4b62010-10-11 10:41:39 +0530614 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
615 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000616
Wolfram Sang16735d02013-11-14 14:32:02 -0800617 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530618
Frode Isaksen0718b762017-02-23 19:01:59 +0100619 if (!davinci_spi_can_dma(spi->master, spi, t)) {
620 if (spicfg->io_type != SPI_IO_TYPE_POLL)
621 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530622 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530623 dspi->wcount--;
624 tx_data = dspi->get_tx(dspi);
625 spidat1 &= 0xFFFF0000;
626 spidat1 |= tx_data & 0xFFFF;
627 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530628 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400629 struct dma_slave_config dma_rx_conf = {
630 .direction = DMA_DEV_TO_MEM,
631 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
632 .src_addr_width = data_type,
633 .src_maxburst = 1,
634 };
635 struct dma_slave_config dma_tx_conf = {
636 .direction = DMA_MEM_TO_DEV,
637 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
638 .dst_addr_width = data_type,
639 .dst_maxburst = 1,
640 };
641 struct dma_async_tx_descriptor *rxdesc;
642 struct dma_async_tx_descriptor *txdesc;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530643
Matt Porter048177c2012-08-22 21:09:36 -0400644 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
645 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530646
Matt Porter048177c2012-08-22 21:09:36 -0400647 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100648 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
Matt Porter048177c2012-08-22 21:09:36 -0400649 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
650 if (!rxdesc)
651 goto err_desc;
652
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100653 if (!t->tx_buf) {
Frode Isaksen1234e832017-03-17 16:41:10 +0100654 /* To avoid errors when doing rx-only transfers with
655 * many SG entries (> 20), use the rx buffer as the
656 * dummy tx buffer so that dma reloads are done at the
657 * same time for rx and tx.
658 */
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100659 t->tx_sg.sgl = t->rx_sg.sgl;
660 t->tx_sg.nents = t->rx_sg.nents;
661 }
662
Matt Porter048177c2012-08-22 21:09:36 -0400663 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100664 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
Matt Porter048177c2012-08-22 21:09:36 -0400665 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
666 if (!txdesc)
667 goto err_desc;
668
669 rxdesc->callback = davinci_spi_dma_rx_callback;
670 rxdesc->callback_param = (void *)dspi;
671 txdesc->callback = davinci_spi_dma_tx_callback;
672 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530673
674 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530675 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530676
Matt Porter048177c2012-08-22 21:09:36 -0400677 dmaengine_submit(rxdesc);
678 dmaengine_submit(txdesc);
679
680 dma_async_issue_pending(dspi->dma_rx);
681 dma_async_issue_pending(dspi->dma_tx);
682
Sekhar Nori212d4b62010-10-11 10:41:39 +0530683 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530684 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530685
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530686 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530687 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori7f3ac712015-12-10 21:59:04 +0530688 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
689 errors = SPIFLG_TIMEOUT_MASK;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530690 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530691 while (dspi->rcount > 0 || dspi->wcount > 0) {
692 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530693 if (errors)
694 break;
695 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000696 }
697 }
698
Sekhar Nori212d4b62010-10-11 10:41:39 +0530699 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Frode Isaksen0718b762017-02-23 19:01:59 +0100700 if (davinci_spi_can_dma(spi->master, spi, t))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530701 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400702
Sekhar Nori212d4b62010-10-11 10:41:39 +0530703 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
704 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530705
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000706 /*
707 * Check for bit error, desync error,parity error,timeout error and
708 * receive overflow errors
709 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530710 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530711 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530712 WARN(!ret, "%s: error reported but no error found!\n",
713 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000714 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530715 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000716
Sekhar Nori212d4b62010-10-11 10:41:39 +0530717 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400718 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530719 return -EIO;
720 }
721
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000722 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400723
724err_desc:
Matt Porter048177c2012-08-22 21:09:36 -0400725 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000726}
727
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530728/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500729 * dummy_thread_fn - dummy thread function
730 * @irq: IRQ number for this SPI Master
731 * @context_data: structure for SPI Master controller davinci_spi
732 *
733 * This is to satisfy the request_threaded_irq() API so that the irq
734 * handler is called in interrupt context.
735 */
736static irqreturn_t dummy_thread_fn(s32 irq, void *data)
737{
738 return IRQ_HANDLED;
739}
740
741/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530742 * davinci_spi_irq - Interrupt handler for SPI Master Controller
743 * @irq: IRQ number for this SPI Master
744 * @context_data: structure for SPI Master controller davinci_spi
745 *
746 * ISR will determine that interrupt arrives either for READ or WRITE command.
747 * According to command it will do the appropriate action. It will check
748 * transfer length and if it is not zero then dispatch transfer command again.
749 * If transfer length is zero then it will indicate the COMPLETION so that
750 * davinci_spi_bufs function can go ahead.
751 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530752static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530753{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530754 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530755 int status;
756
Sekhar Nori212d4b62010-10-11 10:41:39 +0530757 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530758 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530759 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530760
Sekhar Nori212d4b62010-10-11 10:41:39 +0530761 if ((!dspi->rcount && !dspi->wcount) || status)
762 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530763
764 return IRQ_HANDLED;
765}
766
Sekhar Nori212d4b62010-10-11 10:41:39 +0530767static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530768{
Matt Porter048177c2012-08-22 21:09:36 -0400769 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530770
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300771 dspi->dma_rx = dma_request_chan(sdev, "rx");
772 if (IS_ERR(dspi->dma_rx))
773 return PTR_ERR(dspi->dma_rx);
Matt Porter048177c2012-08-22 21:09:36 -0400774
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300775 dspi->dma_tx = dma_request_chan(sdev, "tx");
776 if (IS_ERR(dspi->dma_tx)) {
777 dma_release_channel(dspi->dma_rx);
778 return PTR_ERR(dspi->dma_tx);
Sekhar Nori903ca252010-10-01 14:51:40 +0530779 }
780
781 return 0;
782}
783
Murali Karicheriaae71472012-12-11 16:20:39 -0500784#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500785
786/* OF SPI data structure */
787struct davinci_spi_of_data {
788 u8 version;
789 u8 prescaler_limit;
790};
791
792static const struct davinci_spi_of_data dm6441_spi_data = {
793 .version = SPI_VERSION_1,
794 .prescaler_limit = 2,
795};
796
797static const struct davinci_spi_of_data da830_spi_data = {
798 .version = SPI_VERSION_2,
799 .prescaler_limit = 2,
800};
801
802static const struct davinci_spi_of_data keystone_spi_data = {
803 .version = SPI_VERSION_1,
804 .prescaler_limit = 0,
805};
806
Murali Karicheriaae71472012-12-11 16:20:39 -0500807static const struct of_device_id davinci_spi_of_match[] = {
808 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530809 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500810 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500811 },
812 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530813 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500814 .data = &da830_spi_data,
815 },
816 {
817 .compatible = "ti,keystone-spi",
818 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500819 },
820 { },
821};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530822MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500823
824/**
825 * spi_davinci_get_pdata - Get platform data from DTS binding
826 * @pdev: ptr to platform data
827 * @dspi: ptr to driver data
828 *
829 * Parses and populates pdata in dspi from device tree bindings.
830 *
831 * NOTE: Not all platform data params are supported currently.
832 */
833static int spi_davinci_get_pdata(struct platform_device *pdev,
834 struct davinci_spi *dspi)
835{
836 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500837 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500838 struct davinci_spi_platform_data *pdata;
839 unsigned int num_cs, intr_line = 0;
840 const struct of_device_id *match;
841
842 pdata = &dspi->pdata;
843
Axel Linb53b34f2014-02-06 11:45:08 +0800844 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500845 if (!match)
846 return -ENODEV;
847
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500848 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500849
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500850 pdata->version = spi_data->version;
851 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500852 /*
853 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300854 * indicated by chip_sel being NULL or cs_gpios being NULL or
855 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500856 * indicated by chip_sel being NULL. GPIO based CS is not
857 * supported yet in DT bindings.
858 */
859 num_cs = 1;
860 of_property_read_u32(node, "num-cs", &num_cs);
861 pdata->num_chipselect = num_cs;
862 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
863 pdata->intr_line = intr_line;
864 return 0;
865}
866#else
Arvind Yadav2b747a52017-06-05 19:20:40 +0530867static int spi_davinci_get_pdata(struct platform_device *pdev,
868 struct davinci_spi *dspi)
Murali Karicheriaae71472012-12-11 16:20:39 -0500869{
870 return -ENODEV;
871}
872#endif
873
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000874/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000875 * davinci_spi_probe - probe function for SPI Master Controller
876 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530877 *
878 * According to Linux Device Model this function will be invoked by Linux
879 * with platform_device struct which contains the device specific info.
880 * This function will map the SPI controller's memory, register IRQ,
881 * Reset SPI controller and setting its registers to default value.
882 * It will invoke spi_bitbang_start to create work queue so that client driver
883 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000884 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000885static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000886{
887 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530888 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000889 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900890 struct resource *r;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300891 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530892 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000893
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000894 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
895 if (master == NULL) {
896 ret = -ENOMEM;
897 goto err;
898 }
899
Jingoo Han24b5a822013-05-23 19:20:40 +0900900 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000901
Sekhar Nori212d4b62010-10-11 10:41:39 +0530902 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000903
Jingoo Han8074cf02013-07-30 16:58:59 +0900904 if (dev_get_platdata(&pdev->dev)) {
905 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500906 dspi->pdata = *pdata;
907 } else {
908 /* update dspi pdata with that from the DT */
909 ret = spi_davinci_get_pdata(pdev, dspi);
910 if (ret < 0)
911 goto free_master;
912 }
913
914 /* pdata in dspi is now updated and point pdata to that */
915 pdata = &dspi->pdata;
916
Kees Cooka86854d2018-06-12 14:07:58 -0700917 dspi->bytes_per_word = devm_kcalloc(&pdev->dev,
918 pdata->num_chipselect,
919 sizeof(*dspi->bytes_per_word),
920 GFP_KERNEL);
Murali Karicheri7480e752014-07-31 20:33:14 +0300921 if (dspi->bytes_per_word == NULL) {
922 ret = -ENOMEM;
923 goto free_master;
924 }
925
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000926 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
927 if (r == NULL) {
928 ret = -ENOENT;
929 goto free_master;
930 }
931
Sekhar Nori212d4b62010-10-11 10:41:39 +0530932 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000933
Jingoo Han5b3bb592013-12-09 19:12:03 +0900934 dspi->base = devm_ioremap_resource(&pdev->dev, r);
935 if (IS_ERR(dspi->base)) {
936 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000937 goto free_master;
938 }
939
Michele Dionisio87248dc2017-12-12 11:36:59 +0100940 init_completion(&dspi->done);
941
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200942 ret = platform_get_irq(pdev, 0);
943 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530944 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200945 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900946 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200947 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530948
Jingoo Han5b3bb592013-12-09 19:12:03 +0900949 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
950 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530951 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900952 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530953
Axel Lin94c69f72013-09-10 15:43:41 +0800954 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000955
Jingoo Han5b3bb592013-12-09 19:12:03 +0900956 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530957 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000958 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900959 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000960 }
Arvind Yadav35fc3b92017-06-05 17:36:28 +0530961 ret = clk_prepare_enable(dspi->clk);
962 if (ret)
963 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000964
Murali Karicheriaae71472012-12-11 16:20:39 -0500965 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000966 master->bus_num = pdev->id;
967 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600968 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100969 master->flags = SPI_MASTER_MUST_RX;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000970 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300971 master->cleanup = davinci_spi_cleanup;
Fabien Parent8aedbf52017-02-23 19:01:56 +0100972 master->can_dma = davinci_spi_can_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000973
Sekhar Nori212d4b62010-10-11 10:41:39 +0530974 dspi->bitbang.chipselect = davinci_spi_chipselect;
975 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500976 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530977 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000978
David Lechnera3762b12018-09-12 19:39:20 -0500979 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP | SPI_CS_WORD;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530980 if (dspi->version == SPI_VERSION_2)
981 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000982
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300983 if (pdev->dev.of_node) {
984 int i;
985
986 for (i = 0; i < pdata->num_chipselect; i++) {
987 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
988 "cs-gpios", i);
989
990 if (cs_gpio == -EPROBE_DEFER) {
991 ret = cs_gpio;
992 goto free_clk;
993 }
994
995 if (gpio_is_valid(cs_gpio)) {
996 ret = devm_gpio_request(&pdev->dev, cs_gpio,
997 dev_name(&pdev->dev));
998 if (ret)
999 goto free_clk;
1000 }
1001 }
1002 }
1003
Sekhar Nori212d4b62010-10-11 10:41:39 +05301004 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301005
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001006 ret = davinci_spi_request_dma(dspi);
1007 if (ret == -EPROBE_DEFER) {
1008 goto free_clk;
1009 } else if (ret) {
1010 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
1011 dspi->dma_rx = NULL;
1012 dspi->dma_tx = NULL;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001013 }
1014
Sekhar Nori212d4b62010-10-11 10:41:39 +05301015 dspi->get_rx = davinci_spi_rx_buf_u8;
1016 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001017
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001018 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301019 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001020 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301021 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001022
Brian Niebuhrbe884712010-09-03 12:15:28 +05301023 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301024 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301025 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301026
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301027 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301028 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301029 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301030 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301031
Sekhar Nori212d4b62010-10-11 10:41:39 +05301032 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301033
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001034 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301035 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1036 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1037 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001038
Sekhar Nori212d4b62010-10-11 10:41:39 +05301039 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001040 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301041 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001042
Sekhar Nori212d4b62010-10-11 10:41:39 +05301043 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001044
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001045 return ret;
1046
Sekhar Nori903ca252010-10-01 14:51:40 +05301047free_dma:
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001048 if (dspi->dma_rx) {
1049 dma_release_channel(dspi->dma_rx);
1050 dma_release_channel(dspi->dma_tx);
1051 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001052free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001053 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001054free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001055 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001056err:
1057 return ret;
1058}
1059
1060/**
1061 * davinci_spi_remove - remove function for SPI Master Controller
1062 * @pdev: platform_device structure which contains plateform specific data
1063 *
1064 * This function will do the reverse action of davinci_spi_probe function
1065 * It will free the IRQ and SPI controller's memory region.
1066 * It will also call spi_bitbang_stop to destroy the work queue which was
1067 * created by spi_bitbang_start.
1068 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001069static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001070{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301071 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001072 struct spi_master *master;
1073
Jingoo Han24b5a822013-05-23 19:20:40 +09001074 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301075 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001076
Sekhar Nori212d4b62010-10-11 10:41:39 +05301077 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001078
Murali Karicheriaae71472012-12-11 16:20:39 -05001079 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001080 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001081
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001082 if (dspi->dma_rx) {
1083 dma_release_channel(dspi->dma_rx);
1084 dma_release_channel(dspi->dma_tx);
1085 }
1086
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001087 return 0;
1088}
1089
1090static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301091 .driver = {
1092 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001093 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301094 },
Grant Likely940ab882011-10-05 11:29:49 -06001095 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001096 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001097};
Grant Likely940ab882011-10-05 11:29:49 -06001098module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001099
1100MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1101MODULE_LICENSE("GPL");