blob: ca122165a3c6f67e5a36b32d84a3be26bb1e1d80 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050026#include <linux/of.h>
27#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030028#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/spi/spi.h>
30#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000032
Arnd Bergmannec2a0832012-08-24 15:11:34 +020033#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000034
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035#define CS_DEFAULT 0xFF
36
Sandeep Paulraj358934a2009-12-16 22:02:18 +000037#define SPIFMT_PHASE_MASK BIT(16)
38#define SPIFMT_POLARITY_MASK BIT(17)
39#define SPIFMT_DISTIMER_MASK BIT(18)
40#define SPIFMT_SHIFTDIR_MASK BIT(20)
41#define SPIFMT_WAITENA_MASK BIT(21)
42#define SPIFMT_PARITYENA_MASK BIT(22)
43#define SPIFMT_ODD_PARITY_MASK BIT(23)
44#define SPIFMT_WDELAY_MASK 0x3f000000u
45#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053046#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000047
Sandeep Paulraj358934a2009-12-16 22:02:18 +000048/* SPIPC0 */
49#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
50#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
51#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
52#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000053
54#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053055#define SPIINT_MASKINT 0x0000015F
56#define SPI_INTLVL_1 0x000001FF
57#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000058
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053059/* SPIDAT1 (upper 16 bit defines) */
60#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030061#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062
63/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000064#define SPIGCR1_CLKMOD_MASK BIT(1)
65#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053066#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053068#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000069
70/* SPIBUF */
71#define SPIBUF_TXFULL_MASK BIT(29)
72#define SPIBUF_RXEMPTY_MASK BIT(31)
73
Brian Niebuhr7abbf232010-08-19 15:07:38 +053074/* SPIDELAY */
75#define SPIDELAY_C2TDELAY_SHIFT 24
76#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
77#define SPIDELAY_T2CDELAY_SHIFT 16
78#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
79#define SPIDELAY_T2EDELAY_SHIFT 8
80#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
81#define SPIDELAY_C2EDELAY_SHIFT 0
82#define SPIDELAY_C2EDELAY_MASK 0xFF
83
Sandeep Paulraj358934a2009-12-16 22:02:18 +000084/* Error Masks */
85#define SPIFLG_DLEN_ERR_MASK BIT(0)
86#define SPIFLG_TIMEOUT_MASK BIT(1)
87#define SPIFLG_PARERR_MASK BIT(2)
88#define SPIFLG_DESYNC_MASK BIT(3)
89#define SPIFLG_BITERR_MASK BIT(4)
90#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053092#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
93 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
94 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
95 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000096
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099/* SPI Controller registers */
100#define SPIGCR0 0x00
101#define SPIGCR1 0x04
102#define SPIINT 0x08
103#define SPILVL 0x0c
104#define SPIFLG 0x10
105#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000106#define SPIDAT1 0x3c
107#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000108#define SPIDELAY 0x48
109#define SPIDEF 0x4c
110#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000112/* SPI Controller driver's private data. */
113struct davinci_spi {
114 struct spi_bitbang bitbang;
115 struct clk *clk;
116
117 u8 version;
118 resource_size_t pbase;
119 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530120 u32 irq;
121 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000122
123 const void *tx;
124 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530125 int rcount;
126 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400127
128 struct dma_chan *dma_rx;
129 struct dma_chan *dma_tx;
Matt Porter048177c2012-08-22 21:09:36 -0400130
Murali Karicheriaae71472012-12-11 16:20:39 -0500131 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000132
133 void (*get_rx)(u32 rx_data, struct davinci_spi *);
134 u32 (*get_tx)(struct davinci_spi *);
135
Murali Karicheri7480e752014-07-31 20:33:14 +0300136 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500137
138 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000139};
140
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530141static struct davinci_spi_config davinci_spi_default_cfg;
142
Sekhar Nori212d4b62010-10-11 10:41:39 +0530143static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000144{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530145 if (dspi->rx) {
146 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530147 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530148 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530149 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000150}
151
Sekhar Nori212d4b62010-10-11 10:41:39 +0530152static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000153{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530154 if (dspi->rx) {
155 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530156 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530157 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530158 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000159}
160
Sekhar Nori212d4b62010-10-11 10:41:39 +0530161static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000162{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530163 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900164
Sekhar Nori212d4b62010-10-11 10:41:39 +0530165 if (dspi->tx) {
166 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900167
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530168 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530169 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530170 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000171 return data;
172}
173
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000175{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530176 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900177
Sekhar Nori212d4b62010-10-11 10:41:39 +0530178 if (dspi->tx) {
179 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900180
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530181 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530182 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530183 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000184 return data;
185}
186
187static inline void set_io_bits(void __iomem *addr, u32 bits)
188{
189 u32 v = ioread32(addr);
190
191 v |= bits;
192 iowrite32(v, addr);
193}
194
195static inline void clear_io_bits(void __iomem *addr, u32 bits)
196{
197 u32 v = ioread32(addr);
198
199 v &= ~bits;
200 iowrite32(v, addr);
201}
202
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000203/*
204 * Interface to control the chip select signal
205 */
206static void davinci_spi_chipselect(struct spi_device *spi, int value)
207{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530208 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000209 struct davinci_spi_platform_data *pdata;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300210 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530211 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530212 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000213
Sekhar Nori212d4b62010-10-11 10:41:39 +0530214 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500215 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000216
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300217 /* program delay transfers if tx_delay is non zero */
218 if (spicfg->wdelay)
219 spidat1 |= SPIDAT1_WDEL;
220
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000221 /*
222 * Board specific chip select logic decides the polarity and cs
223 * line for the controller
224 */
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100225 if (spi->cs_gpio >= 0) {
Brian Niebuhr23853972010-08-13 10:57:44 +0530226 if (value == BITBANG_CS_ACTIVE)
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100227 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 else
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100229 gpio_set_value(spi->cs_gpio,
230 !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530231 } else {
232 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530233 spidat1 |= SPIDAT1_CSHOLD_MASK;
234 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530235 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530236 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300237
238 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000239}
240
241/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530242 * davinci_spi_get_prescale - Calculates the correct prescale value
243 * @maxspeed_hz: the maximum rate the SPI clock can run at
244 *
245 * This function calculates the prescale value that generates a clock rate
246 * less than or equal to the specified maximum.
247 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500248 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530249 * or negative error number if valid prescalar cannot be updated.
250 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530251static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530252 u32 max_speed_hz)
253{
254 int ret;
255
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500256 /* Subtract 1 to match what will be programmed into SPI register. */
257 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530258
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500259 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530260 return -EINVAL;
261
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500262 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530263}
264
265/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000266 * davinci_spi_setup_transfer - This functions will determine transfer method
267 * @spi: spi device on which data transfer to be done
268 * @t: spi transfer in which transfer info is filled
269 *
270 * This function determines data transfer method (8/16/32 bit transfer).
271 * It will also set the SPI Clock Control register according to
272 * SPI slave device freq.
273 */
274static int davinci_spi_setup_transfer(struct spi_device *spi,
275 struct spi_transfer *t)
276{
277
Sekhar Nori212d4b62010-10-11 10:41:39 +0530278 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530279 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000280 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530281 u32 hz = 0, spifmt = 0;
282 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000283
Sekhar Nori212d4b62010-10-11 10:41:39 +0530284 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300285 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530286 if (!spicfg)
287 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000288
289 if (t) {
290 bits_per_word = t->bits_per_word;
291 hz = t->speed_hz;
292 }
293
294 /* if bits_per_word is not set then set it default */
295 if (!bits_per_word)
296 bits_per_word = spi->bits_per_word;
297
298 /*
299 * Assign function pointer to appropriate transfer method
300 * 8bit, 16bit or 32bit transfer
301 */
Stephen Warren24778be2013-05-21 20:36:35 -0600302 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530303 dspi->get_rx = davinci_spi_rx_buf_u8;
304 dspi->get_tx = davinci_spi_tx_buf_u8;
305 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600306 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530307 dspi->get_rx = davinci_spi_rx_buf_u16;
308 dspi->get_tx = davinci_spi_tx_buf_u16;
309 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600310 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000311
312 if (!hz)
313 hz = spi->max_speed_hz;
314
Brian Niebuhr25f33512010-08-19 12:15:22 +0530315 /* Set up SPIFMTn register, unique to this chipselect. */
316
Sekhar Nori212d4b62010-10-11 10:41:39 +0530317 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530318 if (prescale < 0)
319 return prescale;
320
Brian Niebuhr25f33512010-08-19 12:15:22 +0530321 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000322
Brian Niebuhr25f33512010-08-19 12:15:22 +0530323 if (spi->mode & SPI_LSB_FIRST)
324 spifmt |= SPIFMT_SHIFTDIR_MASK;
325
326 if (spi->mode & SPI_CPOL)
327 spifmt |= SPIFMT_POLARITY_MASK;
328
329 if (!(spi->mode & SPI_CPHA))
330 spifmt |= SPIFMT_PHASE_MASK;
331
332 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300333 * Assume wdelay is used only on SPI peripherals that has this field
334 * in SPIFMTn register and when it's configured from board file or DT.
335 */
336 if (spicfg->wdelay)
337 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
338 & SPIFMT_WDELAY_MASK);
339
340 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530341 * Version 1 hardware supports two basic SPI modes:
342 * - Standard SPI mode uses 4 pins, with chipselect
343 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
344 * (distinct from SPI_3WIRE, with just one data wire;
345 * or similar variants without MOSI or without MISO)
346 *
347 * Version 2 hardware supports an optional handshaking signal,
348 * so it can support two more modes:
349 * - 5 pin SPI variant is standard SPI plus SPI_READY
350 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
351 */
352
Sekhar Nori212d4b62010-10-11 10:41:39 +0530353 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530354
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530355 u32 delay = 0;
356
Brian Niebuhr25f33512010-08-19 12:15:22 +0530357 if (spicfg->odd_parity)
358 spifmt |= SPIFMT_ODD_PARITY_MASK;
359
360 if (spicfg->parity_enable)
361 spifmt |= SPIFMT_PARITYENA_MASK;
362
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530363 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530364 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530365 } else {
366 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
367 & SPIDELAY_C2TDELAY_MASK;
368 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
369 & SPIDELAY_T2CDELAY_MASK;
370 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530371
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530372 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530373 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530374 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
375 & SPIDELAY_T2EDELAY_MASK;
376 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
377 & SPIDELAY_C2EDELAY_MASK;
378 }
379
Sekhar Nori212d4b62010-10-11 10:41:39 +0530380 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530381 }
382
Sekhar Nori212d4b62010-10-11 10:41:39 +0530383 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000384
385 return 0;
386}
387
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300388static int davinci_spi_of_setup(struct spi_device *spi)
389{
390 struct davinci_spi_config *spicfg = spi->controller_data;
391 struct device_node *np = spi->dev.of_node;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100392 struct davinci_spi *dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300393 u32 prop;
394
395 if (spicfg == NULL && np) {
396 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
397 if (!spicfg)
398 return -ENOMEM;
399 *spicfg = davinci_spi_default_cfg;
400 /* override with dt configured values */
401 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
402 spicfg->wdelay = (u8)prop;
403 spi->controller_data = spicfg;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100404
405 if (dspi->dma_rx && dspi->dma_tx)
406 spicfg->io_type = SPI_IO_TYPE_DMA;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300407 }
408
409 return 0;
410}
411
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000412/**
413 * davinci_spi_setup - This functions will set default transfer method
414 * @spi: spi device on which data transfer to be done
415 *
416 * This functions sets the default transfer method.
417 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000418static int davinci_spi_setup(struct spi_device *spi)
419{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530420 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530421 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530422 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300423 struct spi_master *master = spi->master;
424 struct device_node *np = spi->dev.of_node;
425 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000426
Sekhar Nori212d4b62010-10-11 10:41:39 +0530427 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500428 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000429
Brian Niebuhrbe884712010-09-03 12:15:28 +0530430 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300431 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300432 retval = gpio_direction_output(
433 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300434 internal_cs = false;
435 } else if (pdata->chip_sel &&
436 spi->chip_select < pdata->num_chipselect &&
437 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300438 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300439 retval = gpio_direction_output(
440 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300441 internal_cs = false;
442 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530443
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300444 if (retval) {
445 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
446 spi->cs_gpio, retval);
447 return retval;
448 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300449
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300450 if (internal_cs)
451 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
452 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300453
Brian Niebuhrbe884712010-09-03 12:15:28 +0530454 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530455 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530456
457 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530458 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530459 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530460 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530461
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300462 return davinci_spi_of_setup(spi);
463}
464
465static void davinci_spi_cleanup(struct spi_device *spi)
466{
467 struct davinci_spi_config *spicfg = spi->controller_data;
468
469 spi->controller_data = NULL;
470 if (spi->dev.of_node)
471 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000472}
473
Fabien Parent8aedbf52017-02-23 19:01:56 +0100474static bool davinci_spi_can_dma(struct spi_master *master,
475 struct spi_device *spi,
476 struct spi_transfer *xfer)
477{
478 struct davinci_spi_config *spicfg = spi->controller_data;
479 bool can_dma = false;
480
481 if (spicfg)
482 can_dma = spicfg->io_type == SPI_IO_TYPE_DMA;
483
484 return can_dma;
485}
486
Sekhar Nori212d4b62010-10-11 10:41:39 +0530487static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000488{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530489 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000490
491 if (int_status & SPIFLG_TIMEOUT_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530492 dev_err(sdev, "SPI Time-out Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000493 return -ETIMEDOUT;
494 }
495 if (int_status & SPIFLG_DESYNC_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530496 dev_err(sdev, "SPI Desynchronization Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000497 return -EIO;
498 }
499 if (int_status & SPIFLG_BITERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530500 dev_err(sdev, "SPI Bit error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000501 return -EIO;
502 }
503
Sekhar Nori212d4b62010-10-11 10:41:39 +0530504 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000505 if (int_status & SPIFLG_DLEN_ERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530506 dev_err(sdev, "SPI Data Length Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000507 return -EIO;
508 }
509 if (int_status & SPIFLG_PARERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530510 dev_err(sdev, "SPI Parity Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000511 return -EIO;
512 }
513 if (int_status & SPIFLG_OVRRUN_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530514 dev_err(sdev, "SPI Data Overrun error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000515 return -EIO;
516 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000517 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530518 dev_err(sdev, "SPI Buffer Init Active\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000519 return -EBUSY;
520 }
521 }
522
523 return 0;
524}
525
526/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530527 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530528 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530529 *
530 * This function will check the SPIFLG register and handle any events that are
531 * detected there
532 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530533static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530534{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530535 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530536
Sekhar Nori212d4b62010-10-11 10:41:39 +0530537 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530538
Sekhar Nori212d4b62010-10-11 10:41:39 +0530539 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
540 dspi->get_rx(buf & 0xFFFF, dspi);
541 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530542 }
543
Sekhar Nori212d4b62010-10-11 10:41:39 +0530544 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530545
546 if (unlikely(status & SPIFLG_ERROR_MASK)) {
547 errors = status & SPIFLG_ERROR_MASK;
548 goto out;
549 }
550
Sekhar Nori212d4b62010-10-11 10:41:39 +0530551 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
552 spidat1 = ioread32(dspi->base + SPIDAT1);
553 dspi->wcount--;
554 spidat1 &= ~0xFFFF;
555 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
556 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530557 }
558
559out:
560 return errors;
561}
562
Matt Porter048177c2012-08-22 21:09:36 -0400563static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530564{
Matt Porter048177c2012-08-22 21:09:36 -0400565 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530566
Matt Porter048177c2012-08-22 21:09:36 -0400567 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530568
Matt Porter048177c2012-08-22 21:09:36 -0400569 if (!dspi->wcount && !dspi->rcount)
570 complete(&dspi->done);
571}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530572
Matt Porter048177c2012-08-22 21:09:36 -0400573static void davinci_spi_dma_tx_callback(void *data)
574{
575 struct davinci_spi *dspi = (struct davinci_spi *)data;
576
577 dspi->wcount = 0;
578
579 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530580 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530581}
582
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530583/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000584 * davinci_spi_bufs - functions which will handle transfer data
585 * @spi: spi device on which data transfer to be done
586 * @t: spi transfer in which transfer info is filled
587 *
588 * This function will put data to be transferred into data register
589 * of SPI controller and then wait until the completion will be marked
590 * by the IRQ Handler.
591 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530592static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000593{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530594 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400595 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530596 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530597 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530598 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000599 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530600 unsigned uninitialized_var(rx_buf_count);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000601
Sekhar Nori212d4b62010-10-11 10:41:39 +0530602 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500603 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530604 spicfg = (struct davinci_spi_config *)spi->controller_data;
605 if (!spicfg)
606 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530607
608 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530609 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000610
Sekhar Nori212d4b62010-10-11 10:41:39 +0530611 dspi->tx = t->tx_buf;
612 dspi->rx = t->rx_buf;
613 dspi->wcount = t->len / data_type;
614 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530615
Sekhar Nori212d4b62010-10-11 10:41:39 +0530616 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530617
Sekhar Nori212d4b62010-10-11 10:41:39 +0530618 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
619 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000620
Wolfram Sang16735d02013-11-14 14:32:02 -0800621 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530622
623 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530624 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530625
626 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
627 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530628 dspi->wcount--;
629 tx_data = dspi->get_tx(dspi);
630 spidat1 &= 0xFFFF0000;
631 spidat1 |= tx_data & 0xFFFF;
632 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530633 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400634 struct dma_slave_config dma_rx_conf = {
635 .direction = DMA_DEV_TO_MEM,
636 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
637 .src_addr_width = data_type,
638 .src_maxburst = 1,
639 };
640 struct dma_slave_config dma_tx_conf = {
641 .direction = DMA_MEM_TO_DEV,
642 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
643 .dst_addr_width = data_type,
644 .dst_maxburst = 1,
645 };
646 struct dma_async_tx_descriptor *rxdesc;
647 struct dma_async_tx_descriptor *txdesc;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530648
Matt Porter048177c2012-08-22 21:09:36 -0400649 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
650 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530651
Matt Porter048177c2012-08-22 21:09:36 -0400652 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100653 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
Matt Porter048177c2012-08-22 21:09:36 -0400654 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
655 if (!rxdesc)
656 goto err_desc;
657
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100658 if (!t->tx_buf) {
659 /* use rx buffer as dummy tx buffer */
660 t->tx_sg.sgl = t->rx_sg.sgl;
661 t->tx_sg.nents = t->rx_sg.nents;
662 }
663
Matt Porter048177c2012-08-22 21:09:36 -0400664 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100665 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
Matt Porter048177c2012-08-22 21:09:36 -0400666 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
667 if (!txdesc)
668 goto err_desc;
669
670 rxdesc->callback = davinci_spi_dma_rx_callback;
671 rxdesc->callback_param = (void *)dspi;
672 txdesc->callback = davinci_spi_dma_tx_callback;
673 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530674
675 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530676 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530677
Matt Porter048177c2012-08-22 21:09:36 -0400678 dmaengine_submit(rxdesc);
679 dmaengine_submit(txdesc);
680
681 dma_async_issue_pending(dspi->dma_rx);
682 dma_async_issue_pending(dspi->dma_tx);
683
Sekhar Nori212d4b62010-10-11 10:41:39 +0530684 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530685 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530686
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530687 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530688 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori7f3ac712015-12-10 21:59:04 +0530689 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
690 errors = SPIFLG_TIMEOUT_MASK;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530691 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530692 while (dspi->rcount > 0 || dspi->wcount > 0) {
693 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530694 if (errors)
695 break;
696 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000697 }
698 }
699
Sekhar Nori212d4b62010-10-11 10:41:39 +0530700 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Fabien Parent8aedbf52017-02-23 19:01:56 +0100701 if (spicfg->io_type == SPI_IO_TYPE_DMA)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530702 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400703
Sekhar Nori212d4b62010-10-11 10:41:39 +0530704 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
705 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530706
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000707 /*
708 * Check for bit error, desync error,parity error,timeout error and
709 * receive overflow errors
710 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530711 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530712 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530713 WARN(!ret, "%s: error reported but no error found!\n",
714 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000715 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530716 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000717
Sekhar Nori212d4b62010-10-11 10:41:39 +0530718 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400719 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530720 return -EIO;
721 }
722
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000723 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400724
725err_desc:
Matt Porter048177c2012-08-22 21:09:36 -0400726 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000727}
728
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530729/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500730 * dummy_thread_fn - dummy thread function
731 * @irq: IRQ number for this SPI Master
732 * @context_data: structure for SPI Master controller davinci_spi
733 *
734 * This is to satisfy the request_threaded_irq() API so that the irq
735 * handler is called in interrupt context.
736 */
737static irqreturn_t dummy_thread_fn(s32 irq, void *data)
738{
739 return IRQ_HANDLED;
740}
741
742/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530743 * davinci_spi_irq - Interrupt handler for SPI Master Controller
744 * @irq: IRQ number for this SPI Master
745 * @context_data: structure for SPI Master controller davinci_spi
746 *
747 * ISR will determine that interrupt arrives either for READ or WRITE command.
748 * According to command it will do the appropriate action. It will check
749 * transfer length and if it is not zero then dispatch transfer command again.
750 * If transfer length is zero then it will indicate the COMPLETION so that
751 * davinci_spi_bufs function can go ahead.
752 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530753static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530754{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530755 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530756 int status;
757
Sekhar Nori212d4b62010-10-11 10:41:39 +0530758 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530759 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530760 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530761
Sekhar Nori212d4b62010-10-11 10:41:39 +0530762 if ((!dspi->rcount && !dspi->wcount) || status)
763 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530764
765 return IRQ_HANDLED;
766}
767
Sekhar Nori212d4b62010-10-11 10:41:39 +0530768static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530769{
Matt Porter048177c2012-08-22 21:09:36 -0400770 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530771
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300772 dspi->dma_rx = dma_request_chan(sdev, "rx");
773 if (IS_ERR(dspi->dma_rx))
774 return PTR_ERR(dspi->dma_rx);
Matt Porter048177c2012-08-22 21:09:36 -0400775
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300776 dspi->dma_tx = dma_request_chan(sdev, "tx");
777 if (IS_ERR(dspi->dma_tx)) {
778 dma_release_channel(dspi->dma_rx);
779 return PTR_ERR(dspi->dma_tx);
Sekhar Nori903ca252010-10-01 14:51:40 +0530780 }
781
782 return 0;
783}
784
Murali Karicheriaae71472012-12-11 16:20:39 -0500785#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500786
787/* OF SPI data structure */
788struct davinci_spi_of_data {
789 u8 version;
790 u8 prescaler_limit;
791};
792
793static const struct davinci_spi_of_data dm6441_spi_data = {
794 .version = SPI_VERSION_1,
795 .prescaler_limit = 2,
796};
797
798static const struct davinci_spi_of_data da830_spi_data = {
799 .version = SPI_VERSION_2,
800 .prescaler_limit = 2,
801};
802
803static const struct davinci_spi_of_data keystone_spi_data = {
804 .version = SPI_VERSION_1,
805 .prescaler_limit = 0,
806};
807
Murali Karicheriaae71472012-12-11 16:20:39 -0500808static const struct of_device_id davinci_spi_of_match[] = {
809 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530810 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500811 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500812 },
813 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530814 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500815 .data = &da830_spi_data,
816 },
817 {
818 .compatible = "ti,keystone-spi",
819 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500820 },
821 { },
822};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530823MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500824
825/**
826 * spi_davinci_get_pdata - Get platform data from DTS binding
827 * @pdev: ptr to platform data
828 * @dspi: ptr to driver data
829 *
830 * Parses and populates pdata in dspi from device tree bindings.
831 *
832 * NOTE: Not all platform data params are supported currently.
833 */
834static int spi_davinci_get_pdata(struct platform_device *pdev,
835 struct davinci_spi *dspi)
836{
837 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500838 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500839 struct davinci_spi_platform_data *pdata;
840 unsigned int num_cs, intr_line = 0;
841 const struct of_device_id *match;
842
843 pdata = &dspi->pdata;
844
Axel Linb53b34f2014-02-06 11:45:08 +0800845 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500846 if (!match)
847 return -ENODEV;
848
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500849 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500850
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500851 pdata->version = spi_data->version;
852 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500853 /*
854 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300855 * indicated by chip_sel being NULL or cs_gpios being NULL or
856 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500857 * indicated by chip_sel being NULL. GPIO based CS is not
858 * supported yet in DT bindings.
859 */
860 num_cs = 1;
861 of_property_read_u32(node, "num-cs", &num_cs);
862 pdata->num_chipselect = num_cs;
863 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
864 pdata->intr_line = intr_line;
865 return 0;
866}
867#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500868static struct davinci_spi_platform_data
869 *spi_davinci_get_pdata(struct platform_device *pdev,
870 struct davinci_spi *dspi)
871{
872 return -ENODEV;
873}
874#endif
875
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000876/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000877 * davinci_spi_probe - probe function for SPI Master Controller
878 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530879 *
880 * According to Linux Device Model this function will be invoked by Linux
881 * with platform_device struct which contains the device specific info.
882 * This function will map the SPI controller's memory, register IRQ,
883 * Reset SPI controller and setting its registers to default value.
884 * It will invoke spi_bitbang_start to create work queue so that client driver
885 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000886 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000887static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000888{
889 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530890 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000891 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900892 struct resource *r;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300893 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530894 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000895
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000896 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
897 if (master == NULL) {
898 ret = -ENOMEM;
899 goto err;
900 }
901
Jingoo Han24b5a822013-05-23 19:20:40 +0900902 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000903
Sekhar Nori212d4b62010-10-11 10:41:39 +0530904 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000905
Jingoo Han8074cf02013-07-30 16:58:59 +0900906 if (dev_get_platdata(&pdev->dev)) {
907 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500908 dspi->pdata = *pdata;
909 } else {
910 /* update dspi pdata with that from the DT */
911 ret = spi_davinci_get_pdata(pdev, dspi);
912 if (ret < 0)
913 goto free_master;
914 }
915
916 /* pdata in dspi is now updated and point pdata to that */
917 pdata = &dspi->pdata;
918
Murali Karicheri7480e752014-07-31 20:33:14 +0300919 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
920 sizeof(*dspi->bytes_per_word) *
921 pdata->num_chipselect, GFP_KERNEL);
922 if (dspi->bytes_per_word == NULL) {
923 ret = -ENOMEM;
924 goto free_master;
925 }
926
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000927 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
928 if (r == NULL) {
929 ret = -ENOENT;
930 goto free_master;
931 }
932
Sekhar Nori212d4b62010-10-11 10:41:39 +0530933 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000934
Jingoo Han5b3bb592013-12-09 19:12:03 +0900935 dspi->base = devm_ioremap_resource(&pdev->dev, r);
936 if (IS_ERR(dspi->base)) {
937 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000938 goto free_master;
939 }
940
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200941 ret = platform_get_irq(pdev, 0);
942 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530943 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200944 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900945 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200946 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530947
Jingoo Han5b3bb592013-12-09 19:12:03 +0900948 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
949 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530950 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900951 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530952
Axel Lin94c69f72013-09-10 15:43:41 +0800953 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000954
Jingoo Han5b3bb592013-12-09 19:12:03 +0900955 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530956 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000957 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900958 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000959 }
Murali Karicheriaae71472012-12-11 16:20:39 -0500960 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000961
Murali Karicheriaae71472012-12-11 16:20:39 -0500962 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000963 master->bus_num = pdev->id;
964 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600965 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100966 master->flags = SPI_MASTER_MUST_RX;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000967 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300968 master->cleanup = davinci_spi_cleanup;
Fabien Parent8aedbf52017-02-23 19:01:56 +0100969 master->can_dma = davinci_spi_can_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000970
Sekhar Nori212d4b62010-10-11 10:41:39 +0530971 dspi->bitbang.chipselect = davinci_spi_chipselect;
972 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500973 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530974 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000975
Sekhar Nori212d4b62010-10-11 10:41:39 +0530976 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
977 if (dspi->version == SPI_VERSION_2)
978 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000979
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300980 if (pdev->dev.of_node) {
981 int i;
982
983 for (i = 0; i < pdata->num_chipselect; i++) {
984 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
985 "cs-gpios", i);
986
987 if (cs_gpio == -EPROBE_DEFER) {
988 ret = cs_gpio;
989 goto free_clk;
990 }
991
992 if (gpio_is_valid(cs_gpio)) {
993 ret = devm_gpio_request(&pdev->dev, cs_gpio,
994 dev_name(&pdev->dev));
995 if (ret)
996 goto free_clk;
997 }
998 }
999 }
1000
Sekhar Nori212d4b62010-10-11 10:41:39 +05301001 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301002
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001003 ret = davinci_spi_request_dma(dspi);
1004 if (ret == -EPROBE_DEFER) {
1005 goto free_clk;
1006 } else if (ret) {
1007 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
1008 dspi->dma_rx = NULL;
1009 dspi->dma_tx = NULL;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001010 }
1011
Sekhar Nori212d4b62010-10-11 10:41:39 +05301012 dspi->get_rx = davinci_spi_rx_buf_u8;
1013 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001014
Sekhar Nori212d4b62010-10-11 10:41:39 +05301015 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301016
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001017 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301018 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001019 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301020 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001021
Brian Niebuhrbe884712010-09-03 12:15:28 +05301022 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301023 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301024 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301025
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301026 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301027 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301028 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301029 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301030
Sekhar Nori212d4b62010-10-11 10:41:39 +05301031 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301032
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001033 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301034 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1035 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1036 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001037
Sekhar Nori212d4b62010-10-11 10:41:39 +05301038 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001039 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301040 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001041
Sekhar Nori212d4b62010-10-11 10:41:39 +05301042 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001043
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001044 return ret;
1045
Sekhar Nori903ca252010-10-01 14:51:40 +05301046free_dma:
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001047 if (dspi->dma_rx) {
1048 dma_release_channel(dspi->dma_rx);
1049 dma_release_channel(dspi->dma_tx);
1050 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001051free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001052 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001053free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001054 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001055err:
1056 return ret;
1057}
1058
1059/**
1060 * davinci_spi_remove - remove function for SPI Master Controller
1061 * @pdev: platform_device structure which contains plateform specific data
1062 *
1063 * This function will do the reverse action of davinci_spi_probe function
1064 * It will free the IRQ and SPI controller's memory region.
1065 * It will also call spi_bitbang_stop to destroy the work queue which was
1066 * created by spi_bitbang_start.
1067 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001068static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001069{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301070 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001071 struct spi_master *master;
1072
Jingoo Han24b5a822013-05-23 19:20:40 +09001073 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301074 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001075
Sekhar Nori212d4b62010-10-11 10:41:39 +05301076 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001077
Murali Karicheriaae71472012-12-11 16:20:39 -05001078 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001079 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001080
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001081 if (dspi->dma_rx) {
1082 dma_release_channel(dspi->dma_rx);
1083 dma_release_channel(dspi->dma_tx);
1084 }
1085
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001086 return 0;
1087}
1088
1089static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301090 .driver = {
1091 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001092 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301093 },
Grant Likely940ab882011-10-05 11:29:49 -06001094 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001095 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001096};
Grant Likely940ab882011-10-05 11:29:49 -06001097module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001098
1099MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1100MODULE_LICENSE("GPL");