blob: eb246ebcfa3a4dbc4bcc870ccf98d586d854af52 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
Linus Walleij101a68e2019-01-07 16:51:55 +010018#include <linux/gpio/consumer.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000019#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050026#include <linux/of.h>
27#include <linux/of_device.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000028#include <linux/spi/spi.h>
29#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000031
Arnd Bergmannec2a0832012-08-24 15:11:34 +020032#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033
Sandeep Paulraj358934a2009-12-16 22:02:18 +000034#define CS_DEFAULT 0xFF
35
Sandeep Paulraj358934a2009-12-16 22:02:18 +000036#define SPIFMT_PHASE_MASK BIT(16)
37#define SPIFMT_POLARITY_MASK BIT(17)
38#define SPIFMT_DISTIMER_MASK BIT(18)
39#define SPIFMT_SHIFTDIR_MASK BIT(20)
40#define SPIFMT_WAITENA_MASK BIT(21)
41#define SPIFMT_PARITYENA_MASK BIT(22)
42#define SPIFMT_ODD_PARITY_MASK BIT(23)
43#define SPIFMT_WDELAY_MASK 0x3f000000u
44#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053045#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000046
Sandeep Paulraj358934a2009-12-16 22:02:18 +000047/* SPIPC0 */
48#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
49#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
50#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
51#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000052
53#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053054#define SPIINT_MASKINT 0x0000015F
55#define SPI_INTLVL_1 0x000001FF
56#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000057
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053058/* SPIDAT1 (upper 16 bit defines) */
59#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030060#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053061
62/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000063#define SPIGCR1_CLKMOD_MASK BIT(1)
64#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053065#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000066#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053067#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000068
69/* SPIBUF */
70#define SPIBUF_TXFULL_MASK BIT(29)
71#define SPIBUF_RXEMPTY_MASK BIT(31)
72
Brian Niebuhr7abbf232010-08-19 15:07:38 +053073/* SPIDELAY */
74#define SPIDELAY_C2TDELAY_SHIFT 24
75#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
76#define SPIDELAY_T2CDELAY_SHIFT 16
77#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
78#define SPIDELAY_T2EDELAY_SHIFT 8
79#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
80#define SPIDELAY_C2EDELAY_SHIFT 0
81#define SPIDELAY_C2EDELAY_MASK 0xFF
82
Sandeep Paulraj358934a2009-12-16 22:02:18 +000083/* Error Masks */
84#define SPIFLG_DLEN_ERR_MASK BIT(0)
85#define SPIFLG_TIMEOUT_MASK BIT(1)
86#define SPIFLG_PARERR_MASK BIT(2)
87#define SPIFLG_DESYNC_MASK BIT(3)
88#define SPIFLG_BITERR_MASK BIT(4)
89#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000090#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053091#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
92 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
93 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
94 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000095
Sandeep Paulraj358934a2009-12-16 22:02:18 +000096#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098/* SPI Controller registers */
99#define SPIGCR0 0x00
100#define SPIGCR1 0x04
101#define SPIINT 0x08
102#define SPILVL 0x0c
103#define SPIFLG 0x10
104#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000105#define SPIDAT1 0x3c
106#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000107#define SPIDELAY 0x48
108#define SPIDEF 0x4c
109#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000110
Frode Isaksen0718b762017-02-23 19:01:59 +0100111#define DMA_MIN_BYTES 16
112
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000113/* SPI Controller driver's private data. */
114struct davinci_spi {
115 struct spi_bitbang bitbang;
116 struct clk *clk;
117
118 u8 version;
119 resource_size_t pbase;
120 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530121 u32 irq;
122 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000123
124 const void *tx;
125 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530126 int rcount;
127 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400128
129 struct dma_chan *dma_rx;
130 struct dma_chan *dma_tx;
Matt Porter048177c2012-08-22 21:09:36 -0400131
Murali Karicheriaae71472012-12-11 16:20:39 -0500132 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000133
134 void (*get_rx)(u32 rx_data, struct davinci_spi *);
135 u32 (*get_tx)(struct davinci_spi *);
136
Murali Karicheri7480e752014-07-31 20:33:14 +0300137 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500138
139 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000140};
141
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530142static struct davinci_spi_config davinci_spi_default_cfg;
143
Sekhar Nori212d4b62010-10-11 10:41:39 +0530144static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000145{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530146 if (dspi->rx) {
147 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530148 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530149 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530150 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000151}
152
Sekhar Nori212d4b62010-10-11 10:41:39 +0530153static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000154{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530155 if (dspi->rx) {
156 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530157 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530158 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530159 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000160}
161
Sekhar Nori212d4b62010-10-11 10:41:39 +0530162static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000163{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530164 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900165
Sekhar Nori212d4b62010-10-11 10:41:39 +0530166 if (dspi->tx) {
167 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900168
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530169 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530170 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530171 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000172 return data;
173}
174
Sekhar Nori212d4b62010-10-11 10:41:39 +0530175static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530177 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900178
Sekhar Nori212d4b62010-10-11 10:41:39 +0530179 if (dspi->tx) {
180 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900181
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530182 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530183 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530184 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000185 return data;
186}
187
188static inline void set_io_bits(void __iomem *addr, u32 bits)
189{
190 u32 v = ioread32(addr);
191
192 v |= bits;
193 iowrite32(v, addr);
194}
195
196static inline void clear_io_bits(void __iomem *addr, u32 bits)
197{
198 u32 v = ioread32(addr);
199
200 v &= ~bits;
201 iowrite32(v, addr);
202}
203
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000204/*
205 * Interface to control the chip select signal
206 */
207static void davinci_spi_chipselect(struct spi_device *spi, int value)
208{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530209 struct davinci_spi *dspi;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300210 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530211 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530212 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000213
Sekhar Nori212d4b62010-10-11 10:41:39 +0530214 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000215
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300216 /* program delay transfers if tx_delay is non zero */
Bartosz Golaszewski563a53f2018-08-10 11:13:52 +0200217 if (spicfg && spicfg->wdelay)
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300218 spidat1 |= SPIDAT1_WDEL;
219
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000220 /*
221 * Board specific chip select logic decides the polarity and cs
222 * line for the controller
223 */
Linus Walleij101a68e2019-01-07 16:51:55 +0100224 if (spi->cs_gpiod) {
225 /*
226 * FIXME: is this code ever executed? This host does not
227 * set SPI_MASTER_GPIO_SS so this chipselect callback should
228 * not get called from the SPI core when we are using
229 * GPIOs for chip select.
230 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530231 if (value == BITBANG_CS_ACTIVE)
Linus Walleij101a68e2019-01-07 16:51:55 +0100232 gpiod_set_value(spi->cs_gpiod, 1);
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 else
Linus Walleij101a68e2019-01-07 16:51:55 +0100234 gpiod_set_value(spi->cs_gpiod, 0);
Brian Niebuhr23853972010-08-13 10:57:44 +0530235 } else {
236 if (value == BITBANG_CS_ACTIVE) {
David Lechnera3762b12018-09-12 19:39:20 -0500237 if (!(spi->mode & SPI_CS_WORD))
238 spidat1 |= SPIDAT1_CSHOLD_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530239 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530240 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530241 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300242
243 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000244}
245
246/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530247 * davinci_spi_get_prescale - Calculates the correct prescale value
248 * @maxspeed_hz: the maximum rate the SPI clock can run at
249 *
250 * This function calculates the prescale value that generates a clock rate
251 * less than or equal to the specified maximum.
252 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500253 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 * or negative error number if valid prescalar cannot be updated.
255 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530256static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530257 u32 max_speed_hz)
258{
259 int ret;
260
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500261 /* Subtract 1 to match what will be programmed into SPI register. */
262 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530263
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500264 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530265 return -EINVAL;
266
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500267 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530268}
269
270/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000271 * davinci_spi_setup_transfer - This functions will determine transfer method
272 * @spi: spi device on which data transfer to be done
273 * @t: spi transfer in which transfer info is filled
274 *
275 * This function determines data transfer method (8/16/32 bit transfer).
276 * It will also set the SPI Clock Control register according to
277 * SPI slave device freq.
278 */
279static int davinci_spi_setup_transfer(struct spi_device *spi,
280 struct spi_transfer *t)
281{
282
Sekhar Nori212d4b62010-10-11 10:41:39 +0530283 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530284 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000285 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530286 u32 hz = 0, spifmt = 0;
287 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000288
Sekhar Nori212d4b62010-10-11 10:41:39 +0530289 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300290 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530291 if (!spicfg)
292 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000293
294 if (t) {
295 bits_per_word = t->bits_per_word;
296 hz = t->speed_hz;
297 }
298
299 /* if bits_per_word is not set then set it default */
300 if (!bits_per_word)
301 bits_per_word = spi->bits_per_word;
302
303 /*
304 * Assign function pointer to appropriate transfer method
305 * 8bit, 16bit or 32bit transfer
306 */
Stephen Warren24778be2013-05-21 20:36:35 -0600307 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530308 dspi->get_rx = davinci_spi_rx_buf_u8;
309 dspi->get_tx = davinci_spi_tx_buf_u8;
310 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600311 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530312 dspi->get_rx = davinci_spi_rx_buf_u16;
313 dspi->get_tx = davinci_spi_tx_buf_u16;
314 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600315 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000316
317 if (!hz)
318 hz = spi->max_speed_hz;
319
Brian Niebuhr25f33512010-08-19 12:15:22 +0530320 /* Set up SPIFMTn register, unique to this chipselect. */
321
Sekhar Nori212d4b62010-10-11 10:41:39 +0530322 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530323 if (prescale < 0)
324 return prescale;
325
Brian Niebuhr25f33512010-08-19 12:15:22 +0530326 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000327
Brian Niebuhr25f33512010-08-19 12:15:22 +0530328 if (spi->mode & SPI_LSB_FIRST)
329 spifmt |= SPIFMT_SHIFTDIR_MASK;
330
331 if (spi->mode & SPI_CPOL)
332 spifmt |= SPIFMT_POLARITY_MASK;
333
334 if (!(spi->mode & SPI_CPHA))
335 spifmt |= SPIFMT_PHASE_MASK;
336
337 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300338 * Assume wdelay is used only on SPI peripherals that has this field
339 * in SPIFMTn register and when it's configured from board file or DT.
340 */
341 if (spicfg->wdelay)
342 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
343 & SPIFMT_WDELAY_MASK);
344
345 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530346 * Version 1 hardware supports two basic SPI modes:
347 * - Standard SPI mode uses 4 pins, with chipselect
348 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
349 * (distinct from SPI_3WIRE, with just one data wire;
350 * or similar variants without MOSI or without MISO)
351 *
352 * Version 2 hardware supports an optional handshaking signal,
353 * so it can support two more modes:
354 * - 5 pin SPI variant is standard SPI plus SPI_READY
355 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
356 */
357
Sekhar Nori212d4b62010-10-11 10:41:39 +0530358 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530359
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530360 u32 delay = 0;
361
Brian Niebuhr25f33512010-08-19 12:15:22 +0530362 if (spicfg->odd_parity)
363 spifmt |= SPIFMT_ODD_PARITY_MASK;
364
365 if (spicfg->parity_enable)
366 spifmt |= SPIFMT_PARITYENA_MASK;
367
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530368 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 } else {
371 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
372 & SPIDELAY_C2TDELAY_MASK;
373 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
374 & SPIDELAY_T2CDELAY_MASK;
375 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530376
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530377 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530378 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530379 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
380 & SPIDELAY_T2EDELAY_MASK;
381 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
382 & SPIDELAY_C2EDELAY_MASK;
383 }
384
Sekhar Nori212d4b62010-10-11 10:41:39 +0530385 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530386 }
387
Sekhar Nori212d4b62010-10-11 10:41:39 +0530388 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000389
390 return 0;
391}
392
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300393static int davinci_spi_of_setup(struct spi_device *spi)
394{
395 struct davinci_spi_config *spicfg = spi->controller_data;
396 struct device_node *np = spi->dev.of_node;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100397 struct davinci_spi *dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300398 u32 prop;
399
400 if (spicfg == NULL && np) {
401 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
402 if (!spicfg)
403 return -ENOMEM;
404 *spicfg = davinci_spi_default_cfg;
405 /* override with dt configured values */
406 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
407 spicfg->wdelay = (u8)prop;
408 spi->controller_data = spicfg;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100409
410 if (dspi->dma_rx && dspi->dma_tx)
411 spicfg->io_type = SPI_IO_TYPE_DMA;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300412 }
413
414 return 0;
415}
416
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000417/**
418 * davinci_spi_setup - This functions will set default transfer method
419 * @spi: spi device on which data transfer to be done
420 *
421 * This functions sets the default transfer method.
422 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000423static int davinci_spi_setup(struct spi_device *spi)
424{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530425 struct davinci_spi *dspi;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300426 struct device_node *np = spi->dev.of_node;
427 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000428
Sekhar Nori212d4b62010-10-11 10:41:39 +0530429 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000430
Brian Niebuhrbe884712010-09-03 12:15:28 +0530431 if (!(spi->mode & SPI_NO_CS)) {
Linus Walleij101a68e2019-01-07 16:51:55 +0100432 if (np && spi->cs_gpiod)
Murali Karicheria88e34e2014-08-01 19:40:32 +0300433 internal_cs = false;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530434
Linus Walleij101a68e2019-01-07 16:51:55 +0100435 if (internal_cs)
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300436 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
437 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300438
Brian Niebuhrbe884712010-09-03 12:15:28 +0530439 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530440 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530441
442 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530443 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530444 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530445 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530446
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300447 return davinci_spi_of_setup(spi);
448}
449
450static void davinci_spi_cleanup(struct spi_device *spi)
451{
452 struct davinci_spi_config *spicfg = spi->controller_data;
453
454 spi->controller_data = NULL;
455 if (spi->dev.of_node)
456 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000457}
458
Fabien Parent8aedbf52017-02-23 19:01:56 +0100459static bool davinci_spi_can_dma(struct spi_master *master,
460 struct spi_device *spi,
461 struct spi_transfer *xfer)
462{
463 struct davinci_spi_config *spicfg = spi->controller_data;
464 bool can_dma = false;
465
466 if (spicfg)
Frode Isaksen0718b762017-02-23 19:01:59 +0100467 can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) &&
Frode Isaksen4dd9bec2017-02-23 19:02:00 +0100468 (xfer->len >= DMA_MIN_BYTES) &&
469 !is_vmalloc_addr(xfer->rx_buf) &&
470 !is_vmalloc_addr(xfer->tx_buf);
Fabien Parent8aedbf52017-02-23 19:01:56 +0100471
472 return can_dma;
473}
474
Sekhar Nori212d4b62010-10-11 10:41:39 +0530475static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000476{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530477 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000478
479 if (int_status & SPIFLG_TIMEOUT_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530480 dev_err(sdev, "SPI Time-out Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000481 return -ETIMEDOUT;
482 }
483 if (int_status & SPIFLG_DESYNC_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530484 dev_err(sdev, "SPI Desynchronization Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000485 return -EIO;
486 }
487 if (int_status & SPIFLG_BITERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530488 dev_err(sdev, "SPI Bit error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000489 return -EIO;
490 }
491
Sekhar Nori212d4b62010-10-11 10:41:39 +0530492 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000493 if (int_status & SPIFLG_DLEN_ERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530494 dev_err(sdev, "SPI Data Length Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000495 return -EIO;
496 }
497 if (int_status & SPIFLG_PARERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530498 dev_err(sdev, "SPI Parity Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000499 return -EIO;
500 }
501 if (int_status & SPIFLG_OVRRUN_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530502 dev_err(sdev, "SPI Data Overrun error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000503 return -EIO;
504 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000505 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530506 dev_err(sdev, "SPI Buffer Init Active\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000507 return -EBUSY;
508 }
509 }
510
511 return 0;
512}
513
514/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530515 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530516 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530517 *
518 * This function will check the SPIFLG register and handle any events that are
519 * detected there
520 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530521static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530522{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530523 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530524
Sekhar Nori212d4b62010-10-11 10:41:39 +0530525 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530526
Sekhar Nori212d4b62010-10-11 10:41:39 +0530527 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
528 dspi->get_rx(buf & 0xFFFF, dspi);
529 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530530 }
531
Sekhar Nori212d4b62010-10-11 10:41:39 +0530532 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530533
534 if (unlikely(status & SPIFLG_ERROR_MASK)) {
535 errors = status & SPIFLG_ERROR_MASK;
536 goto out;
537 }
538
Sekhar Nori212d4b62010-10-11 10:41:39 +0530539 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
540 spidat1 = ioread32(dspi->base + SPIDAT1);
541 dspi->wcount--;
542 spidat1 &= ~0xFFFF;
543 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
544 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530545 }
546
547out:
548 return errors;
549}
550
Matt Porter048177c2012-08-22 21:09:36 -0400551static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530552{
Matt Porter048177c2012-08-22 21:09:36 -0400553 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530554
Matt Porter048177c2012-08-22 21:09:36 -0400555 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530556
Matt Porter048177c2012-08-22 21:09:36 -0400557 if (!dspi->wcount && !dspi->rcount)
558 complete(&dspi->done);
559}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530560
Matt Porter048177c2012-08-22 21:09:36 -0400561static void davinci_spi_dma_tx_callback(void *data)
562{
563 struct davinci_spi *dspi = (struct davinci_spi *)data;
564
565 dspi->wcount = 0;
566
567 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530568 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530569}
570
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530571/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000572 * davinci_spi_bufs - functions which will handle transfer data
573 * @spi: spi device on which data transfer to be done
574 * @t: spi transfer in which transfer info is filled
575 *
576 * This function will put data to be transferred into data register
577 * of SPI controller and then wait until the completion will be marked
578 * by the IRQ Handler.
579 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530580static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000581{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530582 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400583 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530584 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530585 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530586 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000587 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530588 unsigned uninitialized_var(rx_buf_count);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000589
Sekhar Nori212d4b62010-10-11 10:41:39 +0530590 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500591 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530592 spicfg = (struct davinci_spi_config *)spi->controller_data;
593 if (!spicfg)
594 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530595
596 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530597 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000598
Sekhar Nori212d4b62010-10-11 10:41:39 +0530599 dspi->tx = t->tx_buf;
600 dspi->rx = t->rx_buf;
601 dspi->wcount = t->len / data_type;
602 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530603
Sekhar Nori212d4b62010-10-11 10:41:39 +0530604 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530605
Sekhar Nori212d4b62010-10-11 10:41:39 +0530606 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
607 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000608
Wolfram Sang16735d02013-11-14 14:32:02 -0800609 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530610
Frode Isaksen0718b762017-02-23 19:01:59 +0100611 if (!davinci_spi_can_dma(spi->master, spi, t)) {
612 if (spicfg->io_type != SPI_IO_TYPE_POLL)
613 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530614 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530615 dspi->wcount--;
616 tx_data = dspi->get_tx(dspi);
617 spidat1 &= 0xFFFF0000;
618 spidat1 |= tx_data & 0xFFFF;
619 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530620 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400621 struct dma_slave_config dma_rx_conf = {
622 .direction = DMA_DEV_TO_MEM,
623 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
624 .src_addr_width = data_type,
625 .src_maxburst = 1,
626 };
627 struct dma_slave_config dma_tx_conf = {
628 .direction = DMA_MEM_TO_DEV,
629 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
630 .dst_addr_width = data_type,
631 .dst_maxburst = 1,
632 };
633 struct dma_async_tx_descriptor *rxdesc;
634 struct dma_async_tx_descriptor *txdesc;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530635
Matt Porter048177c2012-08-22 21:09:36 -0400636 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
637 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530638
Matt Porter048177c2012-08-22 21:09:36 -0400639 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100640 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
Matt Porter048177c2012-08-22 21:09:36 -0400641 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
642 if (!rxdesc)
643 goto err_desc;
644
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100645 if (!t->tx_buf) {
Frode Isaksen1234e832017-03-17 16:41:10 +0100646 /* To avoid errors when doing rx-only transfers with
647 * many SG entries (> 20), use the rx buffer as the
648 * dummy tx buffer so that dma reloads are done at the
649 * same time for rx and tx.
650 */
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100651 t->tx_sg.sgl = t->rx_sg.sgl;
652 t->tx_sg.nents = t->rx_sg.nents;
653 }
654
Matt Porter048177c2012-08-22 21:09:36 -0400655 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100656 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
Matt Porter048177c2012-08-22 21:09:36 -0400657 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
658 if (!txdesc)
659 goto err_desc;
660
661 rxdesc->callback = davinci_spi_dma_rx_callback;
662 rxdesc->callback_param = (void *)dspi;
663 txdesc->callback = davinci_spi_dma_tx_callback;
664 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530665
666 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530667 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530668
Matt Porter048177c2012-08-22 21:09:36 -0400669 dmaengine_submit(rxdesc);
670 dmaengine_submit(txdesc);
671
672 dma_async_issue_pending(dspi->dma_rx);
673 dma_async_issue_pending(dspi->dma_tx);
674
Sekhar Nori212d4b62010-10-11 10:41:39 +0530675 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530676 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530677
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530678 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530679 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori7f3ac712015-12-10 21:59:04 +0530680 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
681 errors = SPIFLG_TIMEOUT_MASK;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530682 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530683 while (dspi->rcount > 0 || dspi->wcount > 0) {
684 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530685 if (errors)
686 break;
687 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000688 }
689 }
690
Sekhar Nori212d4b62010-10-11 10:41:39 +0530691 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Frode Isaksen0718b762017-02-23 19:01:59 +0100692 if (davinci_spi_can_dma(spi->master, spi, t))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530693 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400694
Sekhar Nori212d4b62010-10-11 10:41:39 +0530695 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
696 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530697
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000698 /*
699 * Check for bit error, desync error,parity error,timeout error and
700 * receive overflow errors
701 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530702 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530703 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530704 WARN(!ret, "%s: error reported but no error found!\n",
705 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000706 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530707 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000708
Sekhar Nori212d4b62010-10-11 10:41:39 +0530709 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400710 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530711 return -EIO;
712 }
713
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000714 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400715
716err_desc:
Matt Porter048177c2012-08-22 21:09:36 -0400717 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000718}
719
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530720/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500721 * dummy_thread_fn - dummy thread function
722 * @irq: IRQ number for this SPI Master
723 * @context_data: structure for SPI Master controller davinci_spi
724 *
725 * This is to satisfy the request_threaded_irq() API so that the irq
726 * handler is called in interrupt context.
727 */
728static irqreturn_t dummy_thread_fn(s32 irq, void *data)
729{
730 return IRQ_HANDLED;
731}
732
733/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530734 * davinci_spi_irq - Interrupt handler for SPI Master Controller
735 * @irq: IRQ number for this SPI Master
736 * @context_data: structure for SPI Master controller davinci_spi
737 *
738 * ISR will determine that interrupt arrives either for READ or WRITE command.
739 * According to command it will do the appropriate action. It will check
740 * transfer length and if it is not zero then dispatch transfer command again.
741 * If transfer length is zero then it will indicate the COMPLETION so that
742 * davinci_spi_bufs function can go ahead.
743 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530744static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530745{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530746 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530747 int status;
748
Sekhar Nori212d4b62010-10-11 10:41:39 +0530749 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530750 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530751 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530752
Sekhar Nori212d4b62010-10-11 10:41:39 +0530753 if ((!dspi->rcount && !dspi->wcount) || status)
754 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530755
756 return IRQ_HANDLED;
757}
758
Sekhar Nori212d4b62010-10-11 10:41:39 +0530759static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530760{
Matt Porter048177c2012-08-22 21:09:36 -0400761 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530762
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300763 dspi->dma_rx = dma_request_chan(sdev, "rx");
764 if (IS_ERR(dspi->dma_rx))
765 return PTR_ERR(dspi->dma_rx);
Matt Porter048177c2012-08-22 21:09:36 -0400766
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300767 dspi->dma_tx = dma_request_chan(sdev, "tx");
768 if (IS_ERR(dspi->dma_tx)) {
769 dma_release_channel(dspi->dma_rx);
770 return PTR_ERR(dspi->dma_tx);
Sekhar Nori903ca252010-10-01 14:51:40 +0530771 }
772
773 return 0;
774}
775
Murali Karicheriaae71472012-12-11 16:20:39 -0500776#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500777
778/* OF SPI data structure */
779struct davinci_spi_of_data {
780 u8 version;
781 u8 prescaler_limit;
782};
783
784static const struct davinci_spi_of_data dm6441_spi_data = {
785 .version = SPI_VERSION_1,
786 .prescaler_limit = 2,
787};
788
789static const struct davinci_spi_of_data da830_spi_data = {
790 .version = SPI_VERSION_2,
791 .prescaler_limit = 2,
792};
793
794static const struct davinci_spi_of_data keystone_spi_data = {
795 .version = SPI_VERSION_1,
796 .prescaler_limit = 0,
797};
798
Murali Karicheriaae71472012-12-11 16:20:39 -0500799static const struct of_device_id davinci_spi_of_match[] = {
800 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530801 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500802 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500803 },
804 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530805 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500806 .data = &da830_spi_data,
807 },
808 {
809 .compatible = "ti,keystone-spi",
810 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500811 },
812 { },
813};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530814MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500815
816/**
817 * spi_davinci_get_pdata - Get platform data from DTS binding
818 * @pdev: ptr to platform data
819 * @dspi: ptr to driver data
820 *
821 * Parses and populates pdata in dspi from device tree bindings.
822 *
823 * NOTE: Not all platform data params are supported currently.
824 */
825static int spi_davinci_get_pdata(struct platform_device *pdev,
826 struct davinci_spi *dspi)
827{
828 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500829 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500830 struct davinci_spi_platform_data *pdata;
831 unsigned int num_cs, intr_line = 0;
832 const struct of_device_id *match;
833
834 pdata = &dspi->pdata;
835
Axel Linb53b34f2014-02-06 11:45:08 +0800836 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500837 if (!match)
838 return -ENODEV;
839
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500840 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500841
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500842 pdata->version = spi_data->version;
843 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500844 /*
845 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300846 * indicated by chip_sel being NULL or cs_gpios being NULL or
847 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500848 * indicated by chip_sel being NULL. GPIO based CS is not
849 * supported yet in DT bindings.
850 */
851 num_cs = 1;
852 of_property_read_u32(node, "num-cs", &num_cs);
853 pdata->num_chipselect = num_cs;
854 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
855 pdata->intr_line = intr_line;
856 return 0;
857}
858#else
Arvind Yadav2b747a52017-06-05 19:20:40 +0530859static int spi_davinci_get_pdata(struct platform_device *pdev,
860 struct davinci_spi *dspi)
Murali Karicheriaae71472012-12-11 16:20:39 -0500861{
862 return -ENODEV;
863}
864#endif
865
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000866/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000867 * davinci_spi_probe - probe function for SPI Master Controller
868 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530869 *
870 * According to Linux Device Model this function will be invoked by Linux
871 * with platform_device struct which contains the device specific info.
872 * This function will map the SPI controller's memory, register IRQ,
873 * Reset SPI controller and setting its registers to default value.
874 * It will invoke spi_bitbang_start to create work queue so that client driver
875 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000876 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000877static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000878{
879 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530880 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000881 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900882 struct resource *r;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300883 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530884 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000885
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000886 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
887 if (master == NULL) {
888 ret = -ENOMEM;
889 goto err;
890 }
891
Jingoo Han24b5a822013-05-23 19:20:40 +0900892 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000893
Sekhar Nori212d4b62010-10-11 10:41:39 +0530894 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000895
Jingoo Han8074cf02013-07-30 16:58:59 +0900896 if (dev_get_platdata(&pdev->dev)) {
897 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500898 dspi->pdata = *pdata;
899 } else {
900 /* update dspi pdata with that from the DT */
901 ret = spi_davinci_get_pdata(pdev, dspi);
902 if (ret < 0)
903 goto free_master;
904 }
905
906 /* pdata in dspi is now updated and point pdata to that */
907 pdata = &dspi->pdata;
908
Kees Cooka86854d2018-06-12 14:07:58 -0700909 dspi->bytes_per_word = devm_kcalloc(&pdev->dev,
910 pdata->num_chipselect,
911 sizeof(*dspi->bytes_per_word),
912 GFP_KERNEL);
Murali Karicheri7480e752014-07-31 20:33:14 +0300913 if (dspi->bytes_per_word == NULL) {
914 ret = -ENOMEM;
915 goto free_master;
916 }
917
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000918 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
919 if (r == NULL) {
920 ret = -ENOENT;
921 goto free_master;
922 }
923
Sekhar Nori212d4b62010-10-11 10:41:39 +0530924 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000925
Jingoo Han5b3bb592013-12-09 19:12:03 +0900926 dspi->base = devm_ioremap_resource(&pdev->dev, r);
927 if (IS_ERR(dspi->base)) {
928 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000929 goto free_master;
930 }
931
Michele Dionisio87248dc2017-12-12 11:36:59 +0100932 init_completion(&dspi->done);
933
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200934 ret = platform_get_irq(pdev, 0);
935 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530936 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200937 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900938 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200939 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530940
Jingoo Han5b3bb592013-12-09 19:12:03 +0900941 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
942 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530943 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900944 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530945
Axel Lin94c69f72013-09-10 15:43:41 +0800946 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000947
Jingoo Han5b3bb592013-12-09 19:12:03 +0900948 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530949 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000950 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900951 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000952 }
Arvind Yadav35fc3b92017-06-05 17:36:28 +0530953 ret = clk_prepare_enable(dspi->clk);
954 if (ret)
955 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000956
Linus Walleij101a68e2019-01-07 16:51:55 +0100957 master->use_gpio_descriptors = true;
Murali Karicheriaae71472012-12-11 16:20:39 -0500958 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000959 master->bus_num = pdev->id;
960 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600961 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100962 master->flags = SPI_MASTER_MUST_RX;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000963 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300964 master->cleanup = davinci_spi_cleanup;
Fabien Parent8aedbf52017-02-23 19:01:56 +0100965 master->can_dma = davinci_spi_can_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000966
Sekhar Nori212d4b62010-10-11 10:41:39 +0530967 dspi->bitbang.chipselect = davinci_spi_chipselect;
968 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500969 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530970 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000971
David Lechnera3762b12018-09-12 19:39:20 -0500972 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP | SPI_CS_WORD;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530973 if (dspi->version == SPI_VERSION_2)
974 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000975
Sekhar Nori212d4b62010-10-11 10:41:39 +0530976 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530977
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300978 ret = davinci_spi_request_dma(dspi);
979 if (ret == -EPROBE_DEFER) {
980 goto free_clk;
981 } else if (ret) {
982 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
983 dspi->dma_rx = NULL;
984 dspi->dma_tx = NULL;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000985 }
986
Sekhar Nori212d4b62010-10-11 10:41:39 +0530987 dspi->get_rx = davinci_spi_rx_buf_u8;
988 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000989
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000990 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530991 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000992 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530993 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000994
Brian Niebuhrbe884712010-09-03 12:15:28 +0530995 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530996 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530997 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530998
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530999 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301000 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301001 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301002 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301003
Sekhar Nori212d4b62010-10-11 10:41:39 +05301004 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301005
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001006 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301007 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1008 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1009 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001010
Sekhar Nori212d4b62010-10-11 10:41:39 +05301011 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001012 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301013 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001014
Sekhar Nori212d4b62010-10-11 10:41:39 +05301015 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001016
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001017 return ret;
1018
Sekhar Nori903ca252010-10-01 14:51:40 +05301019free_dma:
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001020 if (dspi->dma_rx) {
1021 dma_release_channel(dspi->dma_rx);
1022 dma_release_channel(dspi->dma_tx);
1023 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001024free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001025 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001026free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001027 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001028err:
1029 return ret;
1030}
1031
1032/**
1033 * davinci_spi_remove - remove function for SPI Master Controller
1034 * @pdev: platform_device structure which contains plateform specific data
1035 *
1036 * This function will do the reverse action of davinci_spi_probe function
1037 * It will free the IRQ and SPI controller's memory region.
1038 * It will also call spi_bitbang_stop to destroy the work queue which was
1039 * created by spi_bitbang_start.
1040 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001041static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001042{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301043 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001044 struct spi_master *master;
1045
Jingoo Han24b5a822013-05-23 19:20:40 +09001046 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301047 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001048
Sekhar Nori212d4b62010-10-11 10:41:39 +05301049 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001050
Murali Karicheriaae71472012-12-11 16:20:39 -05001051 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001052 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001053
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001054 if (dspi->dma_rx) {
1055 dma_release_channel(dspi->dma_rx);
1056 dma_release_channel(dspi->dma_tx);
1057 }
1058
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001059 return 0;
1060}
1061
1062static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301063 .driver = {
1064 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001065 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301066 },
Grant Likely940ab882011-10-05 11:29:49 -06001067 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001068 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001069};
Grant Likely940ab882011-10-05 11:29:49 -06001070module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001071
1072MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1073MODULE_LICENSE("GPL");