blob: 3dac08b24140fe5c16c90c76f2379f6d63ecd9ba [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Masahiro Yamadabb2af9b2017-04-24 13:50:32 +090025#include <drm/drm_fb_helper.h>
Noralf Trønnes6025a152017-08-13 15:32:02 +020026#include <drm/drm_gem_framebuffer_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020027
Rob Clark16ea9752013-01-08 15:04:28 -060028#include "tilcdc_drv.h"
29#include "tilcdc_regs.h"
30#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060031#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020032#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060033
Rob Clark16ea9752013-01-08 15:04:28 -060034static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb834512015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
Noralf Trønnes6025a152017-08-13 15:32:02 +020069 return drm_gem_fb_create(dev, file_priv, mode_cmd);
Rob Clark16ea9752013-01-08 15:04:28 -060070}
71
Wei Yongjun30457672016-09-10 12:32:57 +000072static int tilcdc_atomic_check(struct drm_device *dev,
73 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020074{
75 int ret;
76
77 ret = drm_atomic_helper_check_modeset(dev, state);
78 if (ret)
79 return ret;
80
81 ret = drm_atomic_helper_check_planes(dev, state);
82 if (ret)
83 return ret;
84
85 /*
86 * tilcdc ->atomic_check can update ->mode_changed if pixel format
87 * changes, hence will we check modeset changes again.
88 */
89 ret = drm_atomic_helper_check_modeset(dev, state);
90 if (ret)
91 return ret;
92
93 return ret;
94}
95
96static int tilcdc_commit(struct drm_device *dev,
97 struct drm_atomic_state *state,
98 bool async)
99{
100 int ret;
101
102 ret = drm_atomic_helper_prepare_planes(dev, state);
103 if (ret)
104 return ret;
105
Maarten Lankhorstfad9e432017-07-11 16:33:11 +0200106 ret = drm_atomic_helper_swap_state(state, true);
107 if (ret) {
108 drm_atomic_helper_cleanup_planes(dev, state);
109 return ret;
110 }
Jyri Sarhaedc43302015-12-30 17:40:24 +0200111
112 /*
113 * Everything below can be run asynchronously without the need to grab
114 * any modeset locks at all under one condition: It must be guaranteed
115 * that the asynchronous work has either been cancelled (if the driver
116 * supports it, which at least requires that the framebuffers get
117 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
118 * before the new state gets committed on the software side with
119 * drm_atomic_helper_swap_state().
120 *
121 * This scheme allows new atomic state updates to be prepared and
122 * checked in parallel to the asynchronous completion of the previous
123 * update. Which is important since compositors need to figure out the
124 * composition of the next frame right after having submitted the
125 * current layout.
126 */
127
128 drm_atomic_helper_commit_modeset_disables(dev, state);
129
Liu Ying2b58e982016-08-29 17:12:03 +0800130 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200131
132 drm_atomic_helper_commit_modeset_enables(dev, state);
133
134 drm_atomic_helper_wait_for_vblanks(dev, state);
135
136 drm_atomic_helper_cleanup_planes(dev, state);
137
Jyri Sarhaedc43302015-12-30 17:40:24 +0200138 return 0;
139}
140
Rob Clark16ea9752013-01-08 15:04:28 -0600141static const struct drm_mode_config_funcs mode_config_funcs = {
142 .fb_create = tilcdc_fb_create,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200143 .atomic_check = tilcdc_atomic_check,
144 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600145};
146
Jyri Sarha9963d362016-11-15 22:56:46 +0200147static void modeset_init(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600148{
149 struct tilcdc_drm_private *priv = dev->dev_private;
150 struct tilcdc_module *mod;
151
Rob Clark16ea9752013-01-08 15:04:28 -0600152 list_for_each_entry(mod, &module_list, list) {
153 DBG("loading module: %s", mod->name);
154 mod->funcs->modeset_init(mod, dev);
155 }
156
Rob Clark16ea9752013-01-08 15:04:28 -0600157 dev->mode_config.min_width = 0;
158 dev->mode_config.min_height = 0;
159 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
160 dev->mode_config.max_height = 2048;
161 dev->mode_config.funcs = &mode_config_funcs;
Rob Clark16ea9752013-01-08 15:04:28 -0600162}
163
164#ifdef CONFIG_CPU_FREQ
165static int cpufreq_transition(struct notifier_block *nb,
166 unsigned long val, void *data)
167{
168 struct tilcdc_drm_private *priv = container_of(nb,
169 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300170
Jyri Sarha642e5162016-09-06 16:19:54 +0300171 if (val == CPUFREQ_POSTCHANGE)
172 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600173
174 return 0;
175}
176#endif
177
178/*
179 * DRM operations:
180 */
181
Jyri Sarha923310b2016-10-17 17:53:33 +0300182static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600183{
184 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600185
Jyri Sarha9e79e062016-10-18 23:23:27 +0300186 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300187 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200188
Jyri Sarha9e79e062016-10-18 23:23:27 +0300189 if (priv->is_registered)
190 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300191
Rob Clark16ea9752013-01-08 15:04:28 -0600192 drm_kms_helper_poll_fini(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600193 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300194 drm_mode_config_cleanup(dev);
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200195 tilcdc_remove_external_device(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600196
197#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300198 if (priv->freq_transition.notifier_call)
199 cpufreq_unregister_notifier(&priv->freq_transition,
200 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600201#endif
202
203 if (priv->clk)
204 clk_put(priv->clk);
205
206 if (priv->mmio)
207 iounmap(priv->mmio);
208
Jyri Sarha9e79e062016-10-18 23:23:27 +0300209 if (priv->wq) {
210 flush_workqueue(priv->wq);
211 destroy_workqueue(priv->wq);
212 }
Rob Clark16ea9752013-01-08 15:04:28 -0600213
214 dev->dev_private = NULL;
215
216 pm_runtime_disable(dev->dev);
217
Aishwarya Pantce7b7002017-09-26 14:00:19 +0530218 drm_dev_put(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600219}
220
Jyri Sarha923310b2016-10-17 17:53:33 +0300221static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600222{
Jyri Sarha923310b2016-10-17 17:53:33 +0300223 struct drm_device *ddev;
224 struct platform_device *pdev = to_platform_device(dev);
225 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600226 struct tilcdc_drm_private *priv;
227 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500228 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600229 int ret;
230
Jyri Sarha923310b2016-10-17 17:53:33 +0300231 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Markus Elfring3366ba32018-02-06 21:51:15 +0100232 if (!priv)
Rob Clark16ea9752013-01-08 15:04:28 -0600233 return -ENOMEM;
Rob Clark16ea9752013-01-08 15:04:28 -0600234
Jyri Sarha923310b2016-10-17 17:53:33 +0300235 ddev = drm_dev_alloc(ddrv, dev);
236 if (IS_ERR(ddev))
237 return PTR_ERR(ddev);
238
Jyri Sarha923310b2016-10-17 17:53:33 +0300239 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300240 platform_set_drvdata(pdev, ddev);
241 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600242
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200243 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300244 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200245
Rob Clark16ea9752013-01-08 15:04:28 -0600246 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300247 if (!priv->wq) {
248 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300249 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300250 }
Rob Clark16ea9752013-01-08 15:04:28 -0600251
252 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
253 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300254 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600255 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300256 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600257 }
258
259 priv->mmio = ioremap_nocache(res->start, resource_size(res));
260 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300261 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600262 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300263 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600264 }
265
Jyri Sarha923310b2016-10-17 17:53:33 +0300266 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600267 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300268 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600269 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300270 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600271 }
272
Rob Clark16ea9752013-01-08 15:04:28 -0600273#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600274 priv->freq_transition.notifier_call = cpufreq_transition;
275 ret = cpufreq_register_notifier(&priv->freq_transition,
276 CPUFREQ_TRANSITION_NOTIFIER);
277 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300278 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300279 priv->freq_transition.notifier_call = NULL;
280 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600281 }
282#endif
283
284 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500285 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
286
287 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
288
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100289 if (of_property_read_u32(node, "max-width", &priv->max_width))
Darren Etheridge4e564342013-06-21 13:52:23 -0500290 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
291
292 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
293
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100294 if (of_property_read_u32(node, "max-pixelclock",
Darren Etheridge4e564342013-06-21 13:52:23 -0500295 &priv->max_pixelclock))
296 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
297
298 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600299
Jyri Sarha923310b2016-10-17 17:53:33 +0300300 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600301
302 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300303 pm_runtime_get_sync(dev);
304 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600305 case 0x4c100102:
306 priv->rev = 1;
307 break;
308 case 0x4f200800:
309 case 0x4f201000:
310 priv->rev = 2;
311 break;
312 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300313 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
314 "defaulting to LCD revision 1\n",
315 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600316 priv->rev = 1;
317 break;
318 }
319
Jyri Sarha923310b2016-10-17 17:53:33 +0300320 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600321
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300322 if (priv->rev == 1) {
323 DBG("Revision 1 LCDC supports only RGB565 format");
324 priv->pixelformats = tilcdc_rev1_formats;
325 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300326 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300327 } else {
328 const char *str = "\0";
329
330 of_property_read_string(node, "blue-and-red-wiring", &str);
331 if (0 == strcmp(str, "crossed")) {
332 DBG("Configured for crossed blue and red wires");
333 priv->pixelformats = tilcdc_crossed_formats;
334 priv->num_pixelformats =
335 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300336 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300337 } else if (0 == strcmp(str, "straight")) {
338 DBG("Configured for straight blue and red wires");
339 priv->pixelformats = tilcdc_straight_formats;
340 priv->num_pixelformats =
341 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300342 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300343 } else {
344 DBG("Blue and red wiring '%s' unknown, use legacy mode",
345 str);
346 priv->pixelformats = tilcdc_legacy_formats;
347 priv->num_pixelformats =
348 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300349 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300350 }
351 }
352
Jyri Sarha9963d362016-11-15 22:56:46 +0200353 ret = tilcdc_crtc_create(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600354 if (ret < 0) {
Jyri Sarha9963d362016-11-15 22:56:46 +0200355 dev_err(dev, "failed to create crtc\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300356 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600357 }
Jyri Sarha9963d362016-11-15 22:56:46 +0200358 modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600359
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200360 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300361 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200362 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300363 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200364
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200365 ret = tilcdc_add_component_encoder(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200366 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300367 goto init_failed;
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200368 } else {
369 ret = tilcdc_attach_external_device(ddev);
370 if (ret)
371 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200372 }
373
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200374 if (!priv->external_connector &&
375 ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300376 dev_err(dev, "no encoders/connectors found\n");
Sjoerd Simonsa132b5a2018-03-30 15:15:53 +0200377 ret = -EPROBE_DEFER;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300378 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200379 }
380
Jyri Sarha923310b2016-10-17 17:53:33 +0300381 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600382 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300383 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300384 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600385 }
386
Jyri Sarha923310b2016-10-17 17:53:33 +0300387 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600388 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300389 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300390 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600391 }
392
Jyri Sarha923310b2016-10-17 17:53:33 +0300393 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200394
Jyri Sarha923310b2016-10-17 17:53:33 +0300395 drm_kms_helper_poll_init(ddev);
396
397 ret = drm_dev_register(ddev, 0);
398 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300399 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600400
Noralf Trønnes45cf8752018-10-25 22:13:39 +0200401 drm_fbdev_generic_setup(ddev, bpp);
402
Jyri Sarha9e79e062016-10-18 23:23:27 +0300403 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600404 return 0;
405
Jyri Sarha9e79e062016-10-18 23:23:27 +0300406init_failed:
407 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200408
Rob Clark16ea9752013-01-08 15:04:28 -0600409 return ret;
410}
411
Daniel Vettere9f0d762013-12-11 11:34:42 +0100412static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600413{
414 struct drm_device *dev = arg;
415 struct tilcdc_drm_private *priv = dev->dev_private;
416 return tilcdc_crtc_irq(priv->crtc);
417}
418
Jyri Sarha514d1a12016-06-16 11:28:23 +0300419#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600420static const struct {
421 const char *name;
422 uint8_t rev;
423 uint8_t save;
424 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530425} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600426#define REG(rev, save, reg) { #reg, rev, save, reg }
427 /* exists in revision 1: */
428 REG(1, false, LCDC_PID_REG),
429 REG(1, true, LCDC_CTRL_REG),
430 REG(1, false, LCDC_STAT_REG),
431 REG(1, true, LCDC_RASTER_CTRL_REG),
432 REG(1, true, LCDC_RASTER_TIMING_0_REG),
433 REG(1, true, LCDC_RASTER_TIMING_1_REG),
434 REG(1, true, LCDC_RASTER_TIMING_2_REG),
435 REG(1, true, LCDC_DMA_CTRL_REG),
436 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
437 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
438 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
439 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
440 /* new in revision 2: */
441 REG(2, false, LCDC_RAW_STAT_REG),
442 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200443 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600444 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
445 REG(2, false, LCDC_END_OF_INT_IND_REG),
446 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600447#undef REG
448};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300449
Rob Clark16ea9752013-01-08 15:04:28 -0600450#endif
451
452#ifdef CONFIG_DEBUG_FS
453static int tilcdc_regs_show(struct seq_file *m, void *arg)
454{
455 struct drm_info_node *node = (struct drm_info_node *) m->private;
456 struct drm_device *dev = node->minor->dev;
457 struct tilcdc_drm_private *priv = dev->dev_private;
458 unsigned i;
459
460 pm_runtime_get_sync(dev->dev);
461
462 seq_printf(m, "revision: %d\n", priv->rev);
463
464 for (i = 0; i < ARRAY_SIZE(registers); i++)
465 if (priv->rev >= registers[i].rev)
466 seq_printf(m, "%s:\t %08x\n", registers[i].name,
467 tilcdc_read(dev, registers[i].reg));
468
469 pm_runtime_put_sync(dev->dev);
470
471 return 0;
472}
473
474static int tilcdc_mm_show(struct seq_file *m, void *arg)
475{
476 struct drm_info_node *node = (struct drm_info_node *) m->private;
477 struct drm_device *dev = node->minor->dev;
Daniel Vetterb5c37142016-12-29 12:09:24 +0100478 struct drm_printer p = drm_seq_file_printer(m);
479 drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
480 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600481}
482
483static struct drm_info_list tilcdc_debugfs_list[] = {
484 { "regs", tilcdc_regs_show, 0 },
485 { "mm", tilcdc_mm_show, 0 },
Rob Clark16ea9752013-01-08 15:04:28 -0600486};
487
488static int tilcdc_debugfs_init(struct drm_minor *minor)
489{
490 struct drm_device *dev = minor->dev;
491 struct tilcdc_module *mod;
492 int ret;
493
494 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
495 ARRAY_SIZE(tilcdc_debugfs_list),
496 minor->debugfs_root, minor);
497
498 list_for_each_entry(mod, &module_list, list)
499 if (mod->funcs->debugfs_init)
500 mod->funcs->debugfs_init(mod, minor);
501
502 if (ret) {
503 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
504 return ret;
505 }
506
507 return ret;
508}
Rob Clark16ea9752013-01-08 15:04:28 -0600509#endif
510
Daniel Vetterd55f7e52017-03-08 15:12:56 +0100511DEFINE_DRM_GEM_CMA_FOPS(fops);
Rob Clark16ea9752013-01-08 15:04:28 -0600512
513static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300514 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300515 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600516 .irq_handler = tilcdc_irq,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200517 .gem_free_object_unlocked = drm_gem_cma_free_object,
Noralf Trønnesfbf65b72017-11-07 20:13:46 +0100518 .gem_print_info = drm_gem_cma_print_info,
Rob Clark16ea9752013-01-08 15:04:28 -0600519 .gem_vm_ops = &drm_gem_cma_vm_ops,
520 .dumb_create = drm_gem_cma_dumb_create,
Jyri Sarha9c153902015-06-23 14:31:17 +0300521
522 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
523 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
524 .gem_prime_import = drm_gem_prime_import,
525 .gem_prime_export = drm_gem_prime_export,
526 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
527 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
528 .gem_prime_vmap = drm_gem_cma_prime_vmap,
529 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
530 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600531#ifdef CONFIG_DEBUG_FS
532 .debugfs_init = tilcdc_debugfs_init,
Rob Clark16ea9752013-01-08 15:04:28 -0600533#endif
534 .fops = &fops,
535 .name = "tilcdc",
536 .desc = "TI LCD Controller DRM",
537 .date = "20121205",
538 .major = 1,
539 .minor = 0,
540};
541
542/*
543 * Power management:
544 */
545
546#ifdef CONFIG_PM_SLEEP
547static int tilcdc_pm_suspend(struct device *dev)
548{
549 struct drm_device *ddev = dev_get_drvdata(dev);
Souptick Joarder4fdce782018-08-08 21:46:41 +0530550 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600551
Souptick Joarder4fdce782018-08-08 21:46:41 +0530552 ret = drm_mode_config_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600553
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000554 /* Select sleep pin state */
555 pinctrl_pm_select_sleep_state(dev);
556
Souptick Joarder4fdce782018-08-08 21:46:41 +0530557 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600558}
559
560static int tilcdc_pm_resume(struct device *dev)
561{
562 struct drm_device *ddev = dev_get_drvdata(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600563
Dave Gerlach416a07f2014-07-29 06:27:58 +0000564 /* Select default pin state */
565 pinctrl_pm_select_default_state(dev);
Souptick Joarder4fdce782018-08-08 21:46:41 +0530566 return drm_mode_config_helper_resume(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600567}
568#endif
569
570static const struct dev_pm_ops tilcdc_pm_ops = {
571 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
572};
573
574/*
575 * Platform driver:
576 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200577static int tilcdc_bind(struct device *dev)
578{
Jyri Sarha923310b2016-10-17 17:53:33 +0300579 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200580}
581
582static void tilcdc_unbind(struct device *dev)
583{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300584 struct drm_device *ddev = dev_get_drvdata(dev);
585
586 /* Check if a subcomponent has already triggered the unloading. */
587 if (!ddev->dev_private)
588 return;
589
Jyri Sarha923310b2016-10-17 17:53:33 +0300590 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200591}
592
593static const struct component_master_ops tilcdc_comp_ops = {
594 .bind = tilcdc_bind,
595 .unbind = tilcdc_unbind,
596};
597
Rob Clark16ea9752013-01-08 15:04:28 -0600598static int tilcdc_pdev_probe(struct platform_device *pdev)
599{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200600 struct component_match *match = NULL;
601 int ret;
602
Rob Clark16ea9752013-01-08 15:04:28 -0600603 /* bail out early if no DT data: */
604 if (!pdev->dev.of_node) {
605 dev_err(&pdev->dev, "device-tree data is missing\n");
606 return -ENXIO;
607 }
608
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200609 ret = tilcdc_get_external_components(&pdev->dev, &match);
610 if (ret < 0)
611 return ret;
612 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300613 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200614 else
615 return component_master_add_with_match(&pdev->dev,
616 &tilcdc_comp_ops,
617 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600618}
619
620static int tilcdc_pdev_remove(struct platform_device *pdev)
621{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300622 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200623
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300624 ret = tilcdc_get_external_components(&pdev->dev, NULL);
625 if (ret < 0)
626 return ret;
627 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300628 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300629 else
630 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600631
632 return 0;
633}
634
635static struct of_device_id tilcdc_of_match[] = {
636 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200637 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600638 { },
639};
640MODULE_DEVICE_TABLE(of, tilcdc_of_match);
641
642static struct platform_driver tilcdc_platform_driver = {
643 .probe = tilcdc_pdev_probe,
644 .remove = tilcdc_pdev_remove,
645 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600646 .name = "tilcdc",
647 .pm = &tilcdc_pm_ops,
648 .of_match_table = tilcdc_of_match,
649 },
650};
651
652static int __init tilcdc_drm_init(void)
653{
654 DBG("init");
655 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600656 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600657 return platform_driver_register(&tilcdc_platform_driver);
658}
659
660static void __exit tilcdc_drm_fini(void)
661{
662 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600663 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300664 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300665 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600666}
667
Guido Martínez2023d842014-06-17 11:17:11 -0300668module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600669module_exit(tilcdc_drm_fini);
670
671MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
672MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
673MODULE_LICENSE("GPL");