blob: 02ce310f44e4e37499b3f011cd8d8eb0893bebfd [file] [log] [blame]
Jason Robertsce082592010-05-13 15:57:33 +01001/*
2 * NAND Flash Controller Device Driver
3 * Copyright © 2009-2010, Intel Corporation and its suppliers.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Jason Robertsce082592010-05-13 15:57:33 +010013 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +090014
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090015#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010017#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090018#include <linux/interrupt.h>
19#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010020#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090021#include <linux/mtd/mtd.h>
22#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090023#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090024#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010025
26#include "denali.h"
27
28MODULE_LICENSE("GPL");
29
Jason Robertsce082592010-05-13 15:57:33 +010030#define DENALI_NAND_NAME "denali-nand"
31
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090032/* Host Data/Command Interface */
33#define DENALI_HOST_ADDR 0x00
34#define DENALI_HOST_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010035
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090036#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
37#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
38#define DENALI_MAP10 (2 << 26) /* high-level control plane */
39#define DENALI_MAP11 (3 << 26) /* direct controller access */
40
41/* MAP11 access cycle type */
42#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
43#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
44#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
45
46/* MAP10 commands */
47#define DENALI_ERASE 0x01
48
49#define DENALI_BANK(denali) ((denali)->active_bank << 24)
50
51#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090052#define DENALI_NR_BANKS 4
53
Masahiro Yamada43914a22014-09-09 11:01:51 +090054/*
Masahiro Yamada1bb88662017-06-13 22:45:37 +090055 * The bus interface clock, clk_x, is phase aligned with the core clock. The
56 * clk_x is an integral multiple N of the core clk. The value N is configured
57 * at IP delivery time, and its available value is 4, 5, or 6. We need to align
58 * to the largest value to make it work with any possible configuration.
Masahiro Yamada43914a22014-09-09 11:01:51 +090059 */
Masahiro Yamada1bb88662017-06-13 22:45:37 +090060#define DENALI_CLK_X_MULT 6
Jason Robertsce082592010-05-13 15:57:33 +010061
Boris BREZILLON442f201b2015-12-11 15:06:00 +010062static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
63{
64 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
65}
Jason Robertsce082592010-05-13 15:57:33 +010066
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090067static void denali_host_write(struct denali_nand_info *denali,
68 uint32_t addr, uint32_t data)
Jason Robertsce082592010-05-13 15:57:33 +010069{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090070 iowrite32(addr, denali->host + DENALI_HOST_ADDR);
71 iowrite32(data, denali->host + DENALI_HOST_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010072}
73
Masahiro Yamada43914a22014-09-09 11:01:51 +090074/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010075 * Use the configuration feature register to determine the maximum number of
76 * banks that the hardware supports.
77 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090078static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010079{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090080 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010081
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +090082 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090083
84 /* the encoding changed from rev 5.0 to 5.1 */
85 if (denali->revision < 0x0501)
86 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +010087}
88
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090089static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +010090{
Jamie Iles9589bf52011-05-06 15:28:56 +010091 int i;
92
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090093 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090094 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
95 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +010096}
97
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090098static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +010099{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900100 int i;
101
102 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900103 iowrite32(0, denali->reg + INTR_EN(i));
104 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100105}
106
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900107static void denali_clear_irq(struct denali_nand_info *denali,
108 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100109{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900110 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900111 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100112}
113
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900114static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100115{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900116 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900117
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900118 for (i = 0; i < DENALI_NR_BANKS; i++)
119 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100120}
121
Jason Robertsce082592010-05-13 15:57:33 +0100122static irqreturn_t denali_isr(int irq, void *dev_id)
123{
124 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900125 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900126 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900127 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100128
129 spin_lock(&denali->irq_lock);
130
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900131 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900132 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900133 if (irq_status)
134 ret = IRQ_HANDLED;
135
136 denali_clear_irq(denali, i, irq_status);
137
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900138 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900139 continue;
140
141 denali->irq_status |= irq_status;
142
143 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100144 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100145 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900146
Jason Robertsce082592010-05-13 15:57:33 +0100147 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900148
149 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100150}
Jason Robertsce082592010-05-13 15:57:33 +0100151
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900152static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100153{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900154 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100155
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900156 spin_lock_irqsave(&denali->irq_lock, flags);
157 denali->irq_status = 0;
158 denali->irq_mask = 0;
159 spin_unlock_irqrestore(&denali->irq_lock, flags);
160}
Jason Robertsce082592010-05-13 15:57:33 +0100161
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900162static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
163 uint32_t irq_mask)
164{
165 unsigned long time_left, flags;
166 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900167
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900168 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100169
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900170 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100171
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900172 if (irq_mask & irq_status) {
173 /* return immediately if the IRQ has already happened. */
174 spin_unlock_irqrestore(&denali->irq_lock, flags);
175 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100176 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900177
178 denali->irq_mask = irq_mask;
179 reinit_completion(&denali->complete);
180 spin_unlock_irqrestore(&denali->irq_lock, flags);
181
182 time_left = wait_for_completion_timeout(&denali->complete,
183 msecs_to_jiffies(1000));
184 if (!time_left) {
185 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900186 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900187 return 0;
188 }
189
190 return denali->irq_status;
191}
192
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900193static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900194{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900195 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900196 uint32_t irq_status;
197
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900198 spin_lock_irqsave(&denali->irq_lock, flags);
199 irq_status = denali->irq_status;
200 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900201
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900202 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100203}
204
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900205static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
206{
207 struct denali_nand_info *denali = mtd_to_denali(mtd);
208 int i;
209
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900210 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
211 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900212
213 for (i = 0; i < len; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900214 buf[i] = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900215}
216
217static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
218{
219 struct denali_nand_info *denali = mtd_to_denali(mtd);
220 int i;
221
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900222 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
223 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900224
225 for (i = 0; i < len; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900226 iowrite32(buf[i], denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900227}
228
229static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
230{
231 struct denali_nand_info *denali = mtd_to_denali(mtd);
232 uint16_t *buf16 = (uint16_t *)buf;
233 int i;
234
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900235 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
236 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900237
238 for (i = 0; i < len / 2; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900239 buf16[i] = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900240}
241
242static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
243 int len)
244{
245 struct denali_nand_info *denali = mtd_to_denali(mtd);
246 const uint16_t *buf16 = (const uint16_t *)buf;
247 int i;
248
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900249 iowrite32(DENALI_MAP11_DATA | DENALI_BANK(denali),
250 denali->host + DENALI_HOST_ADDR);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900251
252 for (i = 0; i < len / 2; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900253 iowrite32(buf16[i], denali->host + DENALI_HOST_DATA);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900254}
255
256static uint8_t denali_read_byte(struct mtd_info *mtd)
257{
258 uint8_t byte;
259
260 denali_read_buf(mtd, &byte, 1);
261
262 return byte;
263}
264
265static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
266{
267 denali_write_buf(mtd, &byte, 1);
268}
269
270static uint16_t denali_read_word(struct mtd_info *mtd)
271{
272 uint16_t word;
273
274 denali_read_buf16(mtd, (uint8_t *)&word, 2);
275
276 return word;
277}
278
279static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
280{
281 struct denali_nand_info *denali = mtd_to_denali(mtd);
282 uint32_t type;
283
284 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900285 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900286 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900287 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900288 else
289 return;
290
291 /*
292 * Some commands are followed by chip->dev_ready or chip->waitfunc.
293 * irq_status must be cleared here to catch the R/B# interrupt later.
294 */
295 if (ctrl & NAND_CTRL_CHANGE)
296 denali_reset_irq(denali);
297
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900298 denali_host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900299}
300
301static int denali_dev_ready(struct mtd_info *mtd)
302{
303 struct denali_nand_info *denali = mtd_to_denali(mtd);
304
305 return !!(denali_check_irq(denali) & INTR__INT_ACT);
306}
307
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900308static int denali_check_erased_page(struct mtd_info *mtd,
309 struct nand_chip *chip, uint8_t *buf,
310 unsigned long uncor_ecc_flags,
311 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100312{
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900313 uint8_t *ecc_code = chip->buffers->ecccode;
314 int ecc_steps = chip->ecc.steps;
315 int ecc_size = chip->ecc.size;
316 int ecc_bytes = chip->ecc.bytes;
317 int i, ret, stat;
Masahiro Yamada81254502014-09-16 20:04:25 +0900318
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900319 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
320 chip->ecc.total);
321 if (ret)
322 return ret;
323
324 for (i = 0; i < ecc_steps; i++) {
325 if (!(uncor_ecc_flags & BIT(i)))
326 continue;
327
328 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
329 ecc_code, ecc_bytes,
330 NULL, 0,
331 chip->ecc.strength);
332 if (stat < 0) {
333 mtd->ecc_stats.failed++;
334 } else {
335 mtd->ecc_stats.corrected += stat;
336 max_bitflips = max_t(unsigned int, max_bitflips, stat);
337 }
338
339 buf += ecc_size;
340 ecc_code += ecc_bytes;
341 }
342
343 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100344}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900345
Masahiro Yamada24715c72017-03-30 15:45:52 +0900346static int denali_hw_ecc_fixup(struct mtd_info *mtd,
347 struct denali_nand_info *denali,
348 unsigned long *uncor_ecc_flags)
349{
350 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900351 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900352 uint32_t ecc_cor;
353 unsigned int max_bitflips;
354
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900355 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900356 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
357
358 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
359 /*
360 * This flag is set when uncorrectable error occurs at least in
361 * one ECC sector. We can not know "how many sectors", or
362 * "which sector(s)". We need erase-page check for all sectors.
363 */
364 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
365 return 0;
366 }
367
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900368 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900369
370 /*
371 * The register holds the maximum of per-sector corrected bitflips.
372 * This is suitable for the return value of the ->read_page() callback.
373 * Unfortunately, we can not know the total number of corrected bits in
374 * the page. Increase the stats by max_bitflips. (compromised solution)
375 */
376 mtd->ecc_stats.corrected += max_bitflips;
377
378 return max_bitflips;
379}
380
Masahiro Yamada24715c72017-03-30 15:45:52 +0900381static int denali_sw_ecc_fixup(struct mtd_info *mtd,
382 struct denali_nand_info *denali,
383 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100384{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900385 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700386 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900387 unsigned int max_bitflips = 0;
388 uint32_t err_addr, err_cor_info;
389 unsigned int err_byte, err_sector, err_device;
390 uint8_t err_cor_value;
391 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900392 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100393
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900394 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100395
Masahiro Yamada20d48592017-03-30 15:45:50 +0900396 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900397 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900398 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
399 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100400
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900401 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900402 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
403 err_cor_info);
404 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
405 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100406
Masahiro Yamada20d48592017-03-30 15:45:50 +0900407 /* reset the bitflip counter when crossing ECC sector */
408 if (err_sector != prev_sector)
409 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900410
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900411 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900412 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900413 * Check later if this is a real ECC error, or
414 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900415 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900416 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900417 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900418 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900419 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900420 * happened in OOB, so we ignore it. It's no need for
421 * us to correct it err_device is represented the NAND
422 * error bits are happened in if there are more than
423 * one NAND connected.
424 */
425 int offset;
426 unsigned int flips_in_byte;
427
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900428 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900429 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900430
431 /* correct the ECC error */
432 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
433 buf[offset] ^= err_cor_value;
434 mtd->ecc_stats.corrected += flips_in_byte;
435 bitflips += flips_in_byte;
436
437 max_bitflips = max(max_bitflips, bitflips);
438 }
439
440 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900441 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900442
443 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900444 * Once handle all ECC errors, controller will trigger an
445 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900446 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900447 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
448 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
449 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900450
451 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100452}
453
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900454static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900455 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900456{
457 uint32_t mode;
458 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900459
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900460 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900461
462 /* DMA is a three step process */
463
464 /*
465 * 1. setup transfer type, interrupt when complete,
466 * burst len = 64 bytes, the number of pages
467 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900468 denali_host_write(denali, mode,
469 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900470
471 /* 2. set memory low address */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900472 denali_host_write(denali, mode, dma_addr);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900473
474 /* 3. set memory high address */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900475 denali_host_write(denali, mode, (uint64_t)dma_addr >> 32);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900476}
477
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900478static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900479 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100480{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900481 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100482 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100483
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900484 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100485
486 /* DMA is a four step process */
487
488 /* 1. setup transfer type and # of pages */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900489 denali_host_write(denali, mode | page,
490 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100491
492 /* 2. set memory high address bits 23:8 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900493 denali_host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100494
495 /* 3. set memory low address bits 23:8 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900496 denali_host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100497
Masahiro Yamada43914a22014-09-09 11:01:51 +0900498 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900499 denali_host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100500}
501
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900502static void denali_setup_dma(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900503 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900504{
505 if (denali->caps & DENALI_CAP_DMA_64BIT)
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900506 denali_setup_dma64(denali, dma_addr, page, write);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900507 else
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900508 denali_setup_dma32(denali, dma_addr, page, write);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900509}
510
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900511static int denali_pio_read(struct denali_nand_info *denali, void *buf,
512 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100513{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900514 uint32_t addr = DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900515 uint32_t *buf32 = (uint32_t *)buf;
516 uint32_t irq_status, ecc_err_mask;
517 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900518
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900519 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
520 ecc_err_mask = INTR__ECC_UNCOR_ERR;
521 else
522 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100523
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900524 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900525
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900526 iowrite32(DENALI_MAP01 | addr, denali->host + DENALI_HOST_ADDR);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900527 for (i = 0; i < size / 4; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900528 *buf32++ = ioread32(denali->host + DENALI_HOST_DATA);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900529
530 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
531 if (!(irq_status & INTR__PAGE_XFER_INC))
532 return -EIO;
533
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900534 if (irq_status & INTR__ERASED_PAGE)
535 memset(buf, 0xff, size);
536
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900537 return irq_status & ecc_err_mask ? -EBADMSG : 0;
538}
539
540static int denali_pio_write(struct denali_nand_info *denali,
541 const void *buf, size_t size, int page, int raw)
542{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900543 uint32_t addr = DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900544 const uint32_t *buf32 = (uint32_t *)buf;
545 uint32_t irq_status;
546 int i;
547
548 denali_reset_irq(denali);
549
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900550 iowrite32(DENALI_MAP01 | addr, denali->host + DENALI_HOST_ADDR);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900551 for (i = 0; i < size / 4; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900552 iowrite32(*buf32++, denali->host + DENALI_HOST_DATA);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900553
554 irq_status = denali_wait_for_irq(denali,
555 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
556 if (!(irq_status & INTR__PROGRAM_COMP))
557 return -EIO;
558
559 return 0;
560}
561
562static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
563 size_t size, int page, int raw, int write)
564{
565 if (write)
566 return denali_pio_write(denali, buf, size, page, raw);
567 else
568 return denali_pio_read(denali, buf, size, page, raw);
569}
570
571static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
572 size_t size, int page, int raw, int write)
573{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900574 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900575 uint32_t irq_mask, irq_status, ecc_err_mask;
576 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
577 int ret = 0;
578
Masahiro Yamada997cde22017-06-13 22:45:47 +0900579 dma_addr = dma_map_single(denali->dev, buf, size, dir);
580 if (dma_mapping_error(denali->dev, dma_addr)) {
581 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
582 return denali_pio_xfer(denali, buf, size, page, raw, write);
583 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900584
585 if (write) {
586 /*
587 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
588 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
589 * when the page program is completed.
590 */
591 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
592 ecc_err_mask = 0;
593 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
594 irq_mask = INTR__DMA_CMD_COMP;
595 ecc_err_mask = INTR__ECC_UNCOR_ERR;
596 } else {
597 irq_mask = INTR__DMA_CMD_COMP;
598 ecc_err_mask = INTR__ECC_ERR;
599 }
600
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900601 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100602
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900603 denali_reset_irq(denali);
604 denali_setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100605
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900606 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900607 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900608 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900609 else if (irq_status & ecc_err_mask)
610 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100611
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900612 iowrite32(0, denali->reg + DMA_ENABLE);
613
Masahiro Yamada997cde22017-06-13 22:45:47 +0900614 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800615
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900616 if (irq_status & INTR__ERASED_PAGE)
617 memset(buf, 0xff, size);
618
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900619 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100620}
621
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900622static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
623 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100624{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900625 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
626 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
627 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900628
629 if (denali->dma_avail)
630 return denali_dma_xfer(denali, buf, size, page, raw, write);
631 else
632 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100633}
634
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900635static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
636 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100637{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900638 struct denali_nand_info *denali = mtd_to_denali(mtd);
639 unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
640 unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
641 int writesize = mtd->writesize;
642 int oobsize = mtd->oobsize;
643 uint8_t *bufpoi = chip->oob_poi;
644 int ecc_steps = chip->ecc.steps;
645 int ecc_size = chip->ecc.size;
646 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900647 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900648 size_t size = writesize + oobsize;
649 int i, pos, len;
650
651 /* BBM at the beginning of the OOB area */
652 chip->cmdfunc(mtd, start_cmd, writesize, page);
653 if (write)
654 chip->write_buf(mtd, bufpoi, oob_skip);
655 else
656 chip->read_buf(mtd, bufpoi, oob_skip);
657 bufpoi += oob_skip;
658
659 /* OOB ECC */
660 for (i = 0; i < ecc_steps; i++) {
661 pos = ecc_size + i * (ecc_size + ecc_bytes);
662 len = ecc_bytes;
663
664 if (pos >= writesize)
665 pos += oob_skip;
666 else if (pos + len > writesize)
667 len = writesize - pos;
668
669 chip->cmdfunc(mtd, rnd_cmd, pos, -1);
670 if (write)
671 chip->write_buf(mtd, bufpoi, len);
672 else
673 chip->read_buf(mtd, bufpoi, len);
674 bufpoi += len;
675 if (len < ecc_bytes) {
676 len = ecc_bytes - len;
677 chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
678 if (write)
679 chip->write_buf(mtd, bufpoi, len);
680 else
681 chip->read_buf(mtd, bufpoi, len);
682 bufpoi += len;
683 }
684 }
685
686 /* OOB free */
687 len = oobsize - (bufpoi - chip->oob_poi);
688 chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
689 if (write)
690 chip->write_buf(mtd, bufpoi, len);
691 else
692 chip->read_buf(mtd, bufpoi, len);
Jason Robertsce082592010-05-13 15:57:33 +0100693}
694
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900695static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
696 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100697{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900698 struct denali_nand_info *denali = mtd_to_denali(mtd);
699 int writesize = mtd->writesize;
700 int oobsize = mtd->oobsize;
701 int ecc_steps = chip->ecc.steps;
702 int ecc_size = chip->ecc.size;
703 int ecc_bytes = chip->ecc.bytes;
704 void *dma_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900705 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900706 size_t size = writesize + oobsize;
707 int ret, i, pos, len;
708
709 ret = denali_data_xfer(denali, dma_buf, size, page, 1, 0);
710 if (ret)
711 return ret;
712
713 /* Arrange the buffer for syndrome payload/ecc layout */
714 if (buf) {
715 for (i = 0; i < ecc_steps; i++) {
716 pos = i * (ecc_size + ecc_bytes);
717 len = ecc_size;
718
719 if (pos >= writesize)
720 pos += oob_skip;
721 else if (pos + len > writesize)
722 len = writesize - pos;
723
724 memcpy(buf, dma_buf + pos, len);
725 buf += len;
726 if (len < ecc_size) {
727 len = ecc_size - len;
728 memcpy(buf, dma_buf + writesize + oob_skip,
729 len);
730 buf += len;
731 }
732 }
733 }
734
735 if (oob_required) {
736 uint8_t *oob = chip->oob_poi;
737
738 /* BBM at the beginning of the OOB area */
739 memcpy(oob, dma_buf + writesize, oob_skip);
740 oob += oob_skip;
741
742 /* OOB ECC */
743 for (i = 0; i < ecc_steps; i++) {
744 pos = ecc_size + i * (ecc_size + ecc_bytes);
745 len = ecc_bytes;
746
747 if (pos >= writesize)
748 pos += oob_skip;
749 else if (pos + len > writesize)
750 len = writesize - pos;
751
752 memcpy(oob, dma_buf + pos, len);
753 oob += len;
754 if (len < ecc_bytes) {
755 len = ecc_bytes - len;
756 memcpy(oob, dma_buf + writesize + oob_skip,
757 len);
758 oob += len;
759 }
760 }
761
762 /* OOB free */
763 len = oobsize - (oob - chip->oob_poi);
764 memcpy(oob, dma_buf + size - len, len);
765 }
766
767 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100768}
769
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800770static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300771 int page)
Jason Robertsce082592010-05-13 15:57:33 +0100772{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900773 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100774
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300775 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100776}
777
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900778static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
779 int page)
780{
781 struct denali_nand_info *denali = mtd_to_denali(mtd);
782 int status;
783
784 denali_reset_irq(denali);
785
786 denali_oob_xfer(mtd, chip, page, 1);
787
788 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
789 status = chip->waitfunc(mtd, chip);
790
791 return status & NAND_STATUS_FAIL ? -EIO : 0;
792}
793
Jason Robertsce082592010-05-13 15:57:33 +0100794static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700795 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100796{
797 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900798 unsigned long uncor_ecc_flags = 0;
799 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900800 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100801
Masahiro Yamada997cde22017-06-13 22:45:47 +0900802 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900803 if (ret && ret != -EBADMSG)
804 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100805
Masahiro Yamada24715c72017-03-30 15:45:52 +0900806 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
807 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900808 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900809 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100810
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900811 if (stat < 0)
812 return stat;
813
814 if (uncor_ecc_flags) {
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900815 ret = denali_read_oob(mtd, chip, page);
816 if (ret)
817 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100818
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900819 stat = denali_check_erased_page(mtd, chip, buf,
820 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100821 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900822
823 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100824}
825
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900826static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
827 const uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100828{
829 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900830 int writesize = mtd->writesize;
831 int oobsize = mtd->oobsize;
832 int ecc_steps = chip->ecc.steps;
833 int ecc_size = chip->ecc.size;
834 int ecc_bytes = chip->ecc.bytes;
835 void *dma_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900836 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900837 size_t size = writesize + oobsize;
838 int i, pos, len;
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800839
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900840 /*
841 * Fill the buffer with 0xff first except the full page transfer.
842 * This simplifies the logic.
843 */
844 if (!buf || !oob_required)
845 memset(dma_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100846
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900847 /* Arrange the buffer for syndrome payload/ecc layout */
848 if (buf) {
849 for (i = 0; i < ecc_steps; i++) {
850 pos = i * (ecc_size + ecc_bytes);
851 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100852
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900853 if (pos >= writesize)
854 pos += oob_skip;
855 else if (pos + len > writesize)
856 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100857
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900858 memcpy(dma_buf + pos, buf, len);
859 buf += len;
860 if (len < ecc_size) {
861 len = ecc_size - len;
862 memcpy(dma_buf + writesize + oob_skip, buf,
863 len);
864 buf += len;
865 }
866 }
867 }
Jason Robertsce082592010-05-13 15:57:33 +0100868
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900869 if (oob_required) {
870 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100871
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900872 /* BBM at the beginning of the OOB area */
873 memcpy(dma_buf + writesize, oob, oob_skip);
874 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100875
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900876 /* OOB ECC */
877 for (i = 0; i < ecc_steps; i++) {
878 pos = ecc_size + i * (ecc_size + ecc_bytes);
879 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100880
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900881 if (pos >= writesize)
882 pos += oob_skip;
883 else if (pos + len > writesize)
884 len = writesize - pos;
885
886 memcpy(dma_buf + pos, oob, len);
887 oob += len;
888 if (len < ecc_bytes) {
889 len = ecc_bytes - len;
890 memcpy(dma_buf + writesize + oob_skip, oob,
891 len);
892 oob += len;
893 }
894 }
895
896 /* OOB free */
897 len = oobsize - (oob - chip->oob_poi);
898 memcpy(dma_buf + size - len, oob, len);
899 }
900
901 return denali_data_xfer(denali, dma_buf, size, page, 1, 1);
902}
903
904static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
905 const uint8_t *buf, int oob_required, int page)
906{
907 struct denali_nand_info *denali = mtd_to_denali(mtd);
908
Masahiro Yamada997cde22017-06-13 22:45:47 +0900909 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
910 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100911}
912
Jason Robertsce082592010-05-13 15:57:33 +0100913static void denali_select_chip(struct mtd_info *mtd, int chip)
914{
915 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800916
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900917 denali->active_bank = chip;
Jason Robertsce082592010-05-13 15:57:33 +0100918}
919
920static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
921{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900922 struct denali_nand_info *denali = mtd_to_denali(mtd);
923 uint32_t irq_status;
924
925 /* R/B# pin transitioned from low to high? */
926 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
927
928 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100929}
930
Brian Norris49c50b92014-05-06 16:02:19 -0700931static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100932{
933 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900934 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100935
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900936 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100937
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900938 denali_host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
939 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100940
941 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900942 irq_status = denali_wait_for_irq(denali,
943 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100944
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900945 return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100946}
947
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900948static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
949 const struct nand_data_interface *conf)
950{
951 struct denali_nand_info *denali = mtd_to_denali(mtd);
952 const struct nand_sdr_timings *timings;
953 unsigned long t_clk;
954 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
955 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
956 int addr_2_data_mask;
957 uint32_t tmp;
958
959 timings = nand_get_sdr_timings(conf);
960 if (IS_ERR(timings))
961 return PTR_ERR(timings);
962
963 /* clk_x period in picoseconds */
964 t_clk = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
965 if (!t_clk)
966 return -EINVAL;
967
968 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
969 return 0;
970
971 /* tREA -> ACC_CLKS */
972 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_clk);
973 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
974
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900975 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900976 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900977 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900978 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900979
980 /* tRWH -> RE_2_WE */
981 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_clk);
982 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
983
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900984 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900985 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900986 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900987 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900988
989 /* tRHZ -> RE_2_RE */
990 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_clk);
991 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
992
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900993 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900994 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900995 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900996 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900997
998 /* tWHR -> WE_2_RE */
999 we_2_re = DIV_ROUND_UP(timings->tWHR_min, t_clk);
1000 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1001
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001002 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001003 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001004 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001005 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001006
1007 /* tADL -> ADDR_2_DATA */
1008
1009 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1010 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1011 if (denali->revision < 0x0501)
1012 addr_2_data_mask >>= 1;
1013
1014 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_clk);
1015 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1016
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001017 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001018 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1019 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001020 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001021
1022 /* tREH, tWH -> RDWR_EN_HI_CNT */
1023 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
1024 t_clk);
1025 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1026
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001027 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001028 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001029 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001030 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001031
1032 /* tRP, tWP -> RDWR_EN_LO_CNT */
1033 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min),
1034 t_clk);
1035 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
1036 t_clk);
1037 rdwr_en_lo_hi = max(rdwr_en_lo_hi, DENALI_CLK_X_MULT);
1038 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1039 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1040
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001041 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001042 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001043 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001044 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001045
1046 /* tCS, tCEA -> CS_SETUP_CNT */
1047 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_clk) - rdwr_en_lo,
1048 (int)DIV_ROUND_UP(timings->tCEA_max, t_clk) - acc_clks,
1049 0);
1050 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1051
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001052 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001053 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001054 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001055 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001056
1057 return 0;
1058}
Jason Robertsce082592010-05-13 15:57:33 +01001059
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001060static void denali_reset_banks(struct denali_nand_info *denali)
1061{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001062 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001063 int i;
1064
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001065 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001066 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001067
1068 denali_reset_irq(denali);
1069
1070 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001071 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001072
1073 irq_status = denali_wait_for_irq(denali,
1074 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1075 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001076 break;
1077 }
1078
1079 dev_dbg(denali->dev, "%d chips connected\n", i);
1080 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001081}
1082
Jason Robertsce082592010-05-13 15:57:33 +01001083static void denali_hw_init(struct denali_nand_info *denali)
1084{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001085 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001086 * The REVISION register may not be reliable. Platforms are allowed to
1087 * override it.
1088 */
1089 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001090 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001091
1092 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001093 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001094 * writing ECC code in OOB, this register may be already
1095 * set by firmware. So we read this value out.
1096 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001097 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001098 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001099 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001100 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1101 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001102
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001103 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001104
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001105 iowrite32(1, denali->reg + ECC_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +01001106}
1107
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001108int denali_calc_ecc_bytes(int step_size, int strength)
1109{
1110 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1111 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1112}
1113EXPORT_SYMBOL(denali_calc_ecc_bytes);
1114
1115static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1116 struct denali_nand_info *denali)
1117{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001118 int oobavail = mtd->oobsize - denali->oob_skip_bytes;
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001119 int ret;
1120
1121 /*
1122 * If .size and .strength are already set (usually by DT),
1123 * check if they are supported by this controller.
1124 */
1125 if (chip->ecc.size && chip->ecc.strength)
1126 return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1127
1128 /*
1129 * We want .size and .strength closest to the chip's requirement
1130 * unless NAND_ECC_MAXIMIZE is requested.
1131 */
1132 if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1133 ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1134 if (!ret)
1135 return 0;
1136 }
1137
1138 /* Max ECC strength is the last thing we can do */
1139 return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1140}
Boris Brezillon14fad622016-02-03 20:00:11 +01001141
1142static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1143 struct mtd_oob_region *oobregion)
1144{
1145 struct denali_nand_info *denali = mtd_to_denali(mtd);
1146 struct nand_chip *chip = mtd_to_nand(mtd);
1147
1148 if (section)
1149 return -ERANGE;
1150
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001151 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001152 oobregion->length = chip->ecc.total;
1153
1154 return 0;
1155}
1156
1157static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1158 struct mtd_oob_region *oobregion)
1159{
1160 struct denali_nand_info *denali = mtd_to_denali(mtd);
1161 struct nand_chip *chip = mtd_to_nand(mtd);
1162
1163 if (section)
1164 return -ERANGE;
1165
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001166 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001167 oobregion->length = mtd->oobsize - oobregion->offset;
1168
1169 return 0;
1170}
1171
1172static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1173 .ecc = denali_ooblayout_ecc,
1174 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001175};
1176
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001177static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001178{
1179 struct nand_chip *chip = &denali->nand;
1180 struct mtd_info *mtd = nand_to_mtd(chip);
1181
1182 /*
1183 * Support for multi device:
1184 * When the IP configuration is x16 capable and two x8 chips are
1185 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1186 * In this case, the core framework knows nothing about this fact,
1187 * so we should tell it the _logical_ pagesize and anything necessary.
1188 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001189 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001190
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001191 /*
1192 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1193 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1194 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001195 if (denali->devs_per_cs == 0) {
1196 denali->devs_per_cs = 1;
1197 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001198 }
1199
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001200 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001201 return 0;
1202
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001203 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001204 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001205 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001206 return -EINVAL;
1207 }
1208
1209 /* 2 chips in parallel */
1210 mtd->size <<= 1;
1211 mtd->erasesize <<= 1;
1212 mtd->writesize <<= 1;
1213 mtd->oobsize <<= 1;
1214 chip->chipsize <<= 1;
1215 chip->page_shift += 1;
1216 chip->phys_erase_shift += 1;
1217 chip->bbt_erase_shift += 1;
1218 chip->chip_shift += 1;
1219 chip->pagemask <<= 1;
1220 chip->ecc.size <<= 1;
1221 chip->ecc.bytes <<= 1;
1222 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001223 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001224
1225 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001226}
1227
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001228int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001229{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001230 struct nand_chip *chip = &denali->nand;
1231 struct mtd_info *mtd = nand_to_mtd(chip);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001232 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001233
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001234 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001235 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001236
1237 init_completion(&denali->complete);
1238 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001239
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001240 denali_clear_irq_all(denali);
1241
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001242 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1243 IRQF_SHARED, DENALI_NAND_NAME, denali);
1244 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001245 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001246 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001247 }
1248
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001249 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001250 denali_reset_banks(denali);
1251
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001252 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001253
Masahiro Yamada63757d42017-03-23 05:07:18 +09001254 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001255 /* Fallback to the default name if DT did not give "label" property */
1256 if (!mtd->name)
1257 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001258
Masahiro Yamada1394a722017-03-23 05:07:17 +09001259 chip->select_chip = denali_select_chip;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001260 chip->read_byte = denali_read_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001261 chip->write_byte = denali_write_byte;
1262 chip->read_word = denali_read_word;
1263 chip->cmd_ctrl = denali_cmd_ctrl;
1264 chip->dev_ready = denali_dev_ready;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001265 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001266
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001267 /* clk rate info is needed for setup_data_interface */
1268 if (denali->clk_x_rate)
1269 chip->setup_data_interface = denali_setup_data_interface;
1270
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001271 ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1272 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001273 goto disable_irq;
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001274
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001275 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001276 denali->dma_avail = 1;
1277
1278 if (denali->dma_avail) {
1279 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1280
1281 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1282 if (ret) {
1283 dev_info(denali->dev,
1284 "Failed to set DMA mask. Disabling DMA.\n");
1285 denali->dma_avail = 0;
1286 }
Huang Shijiee07caa32013-12-21 00:02:28 +08001287 }
1288
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001289 if (denali->dma_avail) {
Masahiro Yamada997cde22017-06-13 22:45:47 +09001290 chip->options |= NAND_USE_BOUNCE_BUFFER;
1291 chip->buf_align = 16;
Chuanxiao.Dong664065242010-08-06 18:48:21 +08001292 }
1293
Masahiro Yamada1394a722017-03-23 05:07:17 +09001294 chip->bbt_options |= NAND_BBT_USE_FLASH;
Masahiro Yamada777f2d42017-06-13 22:45:49 +09001295 chip->bbt_options |= NAND_BBT_NO_OOB;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001296 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001297 chip->options |= NAND_NO_SUBPAGE_WRITE;
Graham Moored99d7282015-01-14 09:38:50 -06001298
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001299 ret = denali_ecc_setup(mtd, chip, denali);
1300 if (ret) {
1301 dev_err(denali->dev, "Failed to setup ECC settings.\n");
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001302 goto disable_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001303 }
1304
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001305 dev_dbg(denali->dev,
1306 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1307 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1308
Masahiro Yamadae0d53b32017-09-22 12:46:43 +09001309 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1310 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001311 denali->reg + ECC_CORRECTION);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001312 iowrite32(mtd->erasesize / mtd->writesize,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001313 denali->reg + PAGES_PER_BLOCK);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001314 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001315 denali->reg + DEVICE_WIDTH);
Masahiro Yamadaa3750a62017-09-13 11:05:51 +09001316 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1317 denali->reg + TWO_ROW_ADDR_CYCLES);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001318 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1319 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001320
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001321 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1322 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001323 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1324 iowrite32(mtd->writesize / chip->ecc.size,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001325 denali->reg + CFG_NUM_DATA_BLOCKS);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001326
Boris Brezillon14fad622016-02-03 20:00:11 +01001327 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001328
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001329 if (chip->options & NAND_BUSWIDTH_16) {
1330 chip->read_buf = denali_read_buf16;
1331 chip->write_buf = denali_write_buf16;
1332 } else {
1333 chip->read_buf = denali_read_buf;
1334 chip->write_buf = denali_write_buf;
1335 }
Masahiro Yamadab21ff822017-06-13 22:45:35 +09001336 chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001337 chip->ecc.read_page = denali_read_page;
1338 chip->ecc.read_page_raw = denali_read_page_raw;
1339 chip->ecc.write_page = denali_write_page;
1340 chip->ecc.write_page_raw = denali_write_page_raw;
1341 chip->ecc.read_oob = denali_read_oob;
1342 chip->ecc.write_oob = denali_write_oob;
1343 chip->erase = denali_erase;
Jason Robertsce082592010-05-13 15:57:33 +01001344
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001345 ret = denali_multidev_fixup(denali);
1346 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001347 goto disable_irq;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001348
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001349 /*
1350 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1351 * use devm_kmalloc() because the memory allocated by devm_ does not
1352 * guarantee DMA-safe alignment.
1353 */
1354 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1355 if (!denali->buf) {
1356 ret = -ENOMEM;
1357 goto disable_irq;
1358 }
1359
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001360 ret = nand_scan_tail(mtd);
1361 if (ret)
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001362 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001363
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001364 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001365 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001366 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001367 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001368 }
1369 return 0;
1370
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001371free_buf:
1372 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001373disable_irq:
1374 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001375
Jason Robertsce082592010-05-13 15:57:33 +01001376 return ret;
1377}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001378EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001379
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001380void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001381{
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001382 struct mtd_info *mtd = nand_to_mtd(&denali->nand);
Boris BREZILLON320092a2015-12-11 15:02:34 +01001383
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001384 nand_release(mtd);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001385 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001386 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001387}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001388EXPORT_SYMBOL(denali_remove);