blob: 9276ef616430fd2fe4ce2dc468525cc09082d3f6 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 * Support functions for OMAP GPIO
4 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01005 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02006 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01007 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 */
11
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012#include <linux/init.h>
13#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020015#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010016#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000017#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070019#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010020#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080021#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053022#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020023#include <linux/of.h>
24#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020025#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020026#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070027#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030029#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053030
Charulatha V6d62e212011-04-18 15:06:51 +000031struct gpio_regs {
32 u32 irqenable1;
33 u32 irqenable2;
34 u32 wake_en;
35 u32 ctrl;
36 u32 oe;
37 u32 leveldetect0;
38 u32 leveldetect1;
39 u32 risingdetect;
40 u32 fallingdetect;
41 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053042 u32 debounce;
43 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000044};
45
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010046struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053047 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010048 void __iomem *base;
Grygorii Strashko30cefea2015-09-25 12:06:02 -070049 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080050 u32 non_wakeup_gpios;
51 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000052 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080053 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080054 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080055 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020056 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070057 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080058 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080059 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070060 struct notifier_block nb;
61 unsigned int is_suspended:1;
Charulatha V058af1e2009-11-22 10:11:25 -080062 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020063 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080064 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053065 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053066 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080067 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053068 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050069 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080070 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070071 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053072 int context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070073
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020074 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Janusz Krzysztofik442af142018-07-19 01:57:08 +020075 void (*set_dataout_multiple)(struct gpio_bank *bank,
76 unsigned long *mask, unsigned long *bits);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053077 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070078
79 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010080};
81
Charulatha Vc8eef652011-05-02 15:21:42 +053082#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010083
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020084#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020085#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020086
Tony Lindgren3d009c82015-01-16 14:50:50 -080087static void omap_gpio_unmask_irq(struct irq_data *d);
88
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020089static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060090{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +020091 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +010092 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +010093}
94
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020095static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
96 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010097{
Tony Lindgren92105bb2005-09-07 17:20:26 +010098 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010099 u32 l;
100
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700101 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200102 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100103 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200104 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100105 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200106 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200107 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530108 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100109}
110
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700111
112/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200113static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200114 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100115{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100116 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200117 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100118
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530119 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700120 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530121 bank->context.dataout |= l;
122 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700123 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530124 bank->context.dataout &= ~l;
125 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700126
Victor Kamensky661553b2013-11-16 02:01:04 +0200127 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700128}
129
130/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200131static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200132 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700133{
134 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200135 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700136 u32 l;
137
Victor Kamensky661553b2013-11-16 02:01:04 +0200138 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700139 if (enable)
140 l |= gpio_bit;
141 else
142 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200143 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530144 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100145}
146
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200147static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100148{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700149 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100150
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200151 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100152}
153
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200154static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300155{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700156 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300157
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200158 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300159}
160
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200161/* set multiple data out values using dedicate set/clear register */
162static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
163 unsigned long *mask,
164 unsigned long *bits)
165{
166 void __iomem *reg = bank->base;
167 u32 l;
168
169 l = *bits & *mask;
170 writel_relaxed(l, reg + bank->regs->set_dataout);
171 bank->context.dataout |= l;
172
173 l = ~*bits & *mask;
174 writel_relaxed(l, reg + bank->regs->clr_dataout);
175 bank->context.dataout &= ~l;
176}
177
178/* set multiple data out values using mask register */
179static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
180 unsigned long *mask,
181 unsigned long *bits)
182{
183 void __iomem *reg = bank->base + bank->regs->dataout;
184 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
185
186 writel_relaxed(l, reg);
187 bank->context.dataout = l;
188}
189
190static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
191 unsigned long *mask)
192{
193 void __iomem *reg = bank->base + bank->regs->datain;
194
195 return readl_relaxed(reg) & *mask;
196}
197
198static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
199 unsigned long *mask)
200{
201 void __iomem *reg = bank->base + bank->regs->dataout;
202
203 return readl_relaxed(reg) & *mask;
204}
205
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200206static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700207{
Victor Kamensky661553b2013-11-16 02:01:04 +0200208 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700209
Benoit Cousson862ff642012-02-01 15:58:56 +0100210 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700211 l |= mask;
212 else
213 l &= ~mask;
214
Victor Kamensky661553b2013-11-16 02:01:04 +0200215 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700216}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200218static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530219{
220 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300221 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530222 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300223
Victor Kamensky661553b2013-11-16 02:01:04 +0200224 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300225 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530226 }
227}
228
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200229static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530230{
231 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300232 /*
233 * Disable debounce before cutting it's clock. If debounce is
234 * enabled but the clock is not, GPIO module seems to be unable
235 * to detect events and generate interrupts at least on OMAP3.
236 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200237 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300238
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300239 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530240 bank->dbck_enabled = false;
241 }
242}
243
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700244/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200245 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700246 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200247 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700248 * @debounce: debounce time to use
249 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300250 * OMAP's debounce time is in 31us steps
251 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
252 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400253 *
254 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700255 */
David Rivshin83977442017-04-24 18:56:50 -0400256static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
257 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700258{
Kevin Hilman9942da02011-04-22 12:02:05 -0700259 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700260 u32 val;
261 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300262 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700263
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800264 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400265 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800266
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300267 if (enable) {
268 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400269 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
270 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300271 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700272
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200273 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700274
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300275 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700276 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200277 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700278
Kevin Hilman9942da02011-04-22 12:02:05 -0700279 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200280 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700281
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300282 if (enable)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700283 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530284 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700285 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300286 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700287
Victor Kamensky661553b2013-11-16 02:01:04 +0200288 writel_relaxed(val, reg);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300289 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530290 /*
291 * Enable debounce clock per module.
292 * This call is mandatory because in omap_gpio_request() when
293 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
294 * runtime callbck fails to turn on dbck because dbck_enable_mask
295 * used within _gpio_dbck_enable() is still not initialized at
296 * that point. Therefore we have to enable dbck here.
297 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200298 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530299 if (bank->dbck_enable_mask) {
300 bank->context.debounce = debounce;
301 bank->context.debounce_en = val;
302 }
David Rivshin83977442017-04-24 18:56:50 -0400303
304 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700305}
306
Jon Hunterc9c55d92012-10-26 14:26:04 -0500307/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200308 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500309 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200310 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500311 *
312 * If a gpio is using debounce, then clear the debounce enable bit and if
313 * this is the only gpio in this bank using debounce, then clear the debounce
314 * time too. The debounce clock will also be disabled when calling this function
315 * if this is the only gpio in the bank using debounce.
316 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200317static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500318{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200319 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500320
321 if (!bank->dbck_flag)
322 return;
323
324 if (!(bank->dbck_enable_mask & gpio_bit))
325 return;
326
327 bank->dbck_enable_mask &= ~gpio_bit;
328 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200329 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500330 bank->base + bank->regs->debounce_en);
331
332 if (!bank->dbck_enable_mask) {
333 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200334 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500335 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300336 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500337 bank->dbck_enabled = false;
338 }
339}
340
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700341/*
342 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
343 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
344 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
345 * are capable waking up the system from off mode.
346 */
347static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
348{
349 u32 no_wake = bank->non_wakeup_gpios;
350
351 if (no_wake)
352 return !!(~no_wake & gpio_mask);
353
354 return false;
355}
356
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200357static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530358 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100359{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800360 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200361 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100362
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200363 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
364 trigger & IRQ_TYPE_LEVEL_LOW);
365 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
366 trigger & IRQ_TYPE_LEVEL_HIGH);
Russell Kinge6818d22019-04-08 12:46:53 -0700367
368 /*
369 * We need the edge detection enabled for to allow the GPIO block
370 * to be woken from idle state. Set the appropriate edge detection
371 * in addition to the level detection.
372 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200373 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700374 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200375 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700376 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530377
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530378 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200379 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530380 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200381 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530382 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200383 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530384 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200385 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530386
387 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tony Lindgren00ded242018-12-07 11:08:29 -0800388 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
389 bank->context.wake_en =
390 readl_relaxed(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530391 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530392
Ambresh K55b220c2011-06-15 13:40:45 -0700393 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700394 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000395 /*
396 * Log the edge gpio and manually trigger the IRQ
397 * after resume if the input level changes
398 * to avoid irq lost during PER RET/OFF mode
399 * Applies for omap2 non-wakeup gpio and all omap3 gpios
400 */
401 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800402 bank->enabled_non_wakeup_gpios |= gpio_bit;
403 else
404 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
405 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700406
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530407 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200408 readl_relaxed(bank->base + bank->regs->leveldetect0) |
409 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100410}
411
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800412#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800413/*
414 * This only applies to chips that can't do both rising and falling edge
415 * detection at once. For all other chips, this function is a noop.
416 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200417static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800418{
419 void __iomem *reg = bank->base;
420 u32 l = 0;
421
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530422 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800423 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530424
425 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800426
Victor Kamensky661553b2013-11-16 02:01:04 +0200427 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800428 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200429 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800430 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200431 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800432
Victor Kamensky661553b2013-11-16 02:01:04 +0200433 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800434}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530435#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200436static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800437#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800438
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200439static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
440 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100441{
442 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530443 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100444 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530446 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200447 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530448 } else if (bank->regs->irqctrl) {
449 reg += bank->regs->irqctrl;
450
Victor Kamensky661553b2013-11-16 02:01:04 +0200451 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000452 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200453 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100454 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200455 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100456 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200457 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100458 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530459 return -EINVAL;
460
Victor Kamensky661553b2013-11-16 02:01:04 +0200461 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530462 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100463 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530464 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530466 reg += bank->regs->edgectrl1;
467
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100468 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200469 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100470 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100471 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100472 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100473 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200474 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530475
476 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200477 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530478 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200479 readl_relaxed(bank->base + bank->regs->wkup_en);
480 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100481 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100482 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100483}
484
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200485static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200486{
487 if (bank->regs->pinctrl) {
488 void __iomem *reg = bank->base + bank->regs->pinctrl;
489
490 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200491 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200492 }
493
494 if (bank->regs->ctrl && !BANK_USED(bank)) {
495 void __iomem *reg = bank->base + bank->regs->ctrl;
496 u32 ctrl;
497
Victor Kamensky661553b2013-11-16 02:01:04 +0200498 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200499 /* Module is enabled, clocks are not gated */
500 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200501 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200502 bank->context.ctrl = ctrl;
503 }
504}
505
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200506static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200507{
508 void __iomem *base = bank->base;
509
510 if (bank->regs->wkup_en &&
511 !LINE_USED(bank->mod_usage, offset) &&
512 !LINE_USED(bank->irq_usage, offset)) {
513 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200514 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200515 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200516 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200517 }
518
519 if (bank->regs->ctrl && !BANK_USED(bank)) {
520 void __iomem *reg = bank->base + bank->regs->ctrl;
521 u32 ctrl;
522
Victor Kamensky661553b2013-11-16 02:01:04 +0200523 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200524 /* Module is disabled, clocks are gated */
525 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200526 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200527 bank->context.ctrl = ctrl;
528 }
529}
530
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200531static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200532{
533 void __iomem *reg = bank->base + bank->regs->direction;
534
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200535 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200536}
537
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200538static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800539{
540 if (!LINE_USED(bank->mod_usage, offset)) {
541 omap_enable_gpio_module(bank, offset);
542 omap_set_gpio_direction(bank, offset, 1);
543 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200544 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800545}
546
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200547static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200549 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100550 int retval;
David Brownella6472532008-03-03 04:33:30 -0800551 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200552 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100553
David Brownelle5c56ed2006-12-06 17:13:59 -0800554 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100555 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800556
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530557 if (!bank->regs->leveldetect0 &&
558 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100559 return -EINVAL;
560
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200561 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200562 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300563 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800564 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300565 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300566 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200567 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200568 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200569 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300570 retval = -EINVAL;
571 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200572 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200573 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800574
575 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200576 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800577 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500578 /*
579 * Edge IRQs are already cleared/acked in irq_handler and
580 * not need to be masked, as result handle_edge_irq()
581 * logic is excessed here and may cause lose of interrupts.
582 * So just use handle_simple_irq.
583 */
584 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800585
Grygorii Strashko1562e462015-05-22 17:35:49 +0300586 return 0;
587
588error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100589 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100590}
591
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200592static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100594 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700596 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200597 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300598
599 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700600 if (bank->regs->irqstatus2) {
601 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200602 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700603 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700604
605 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200606 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100607}
608
Grygorii Strashko9943f262015-03-23 14:18:27 +0200609static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
610 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200612 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100613}
614
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200615static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700616{
617 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700618 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200619 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700620
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700621 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200622 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700623 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700624 l = ~l;
625 l &= mask;
626 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700627}
628
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200629static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100630{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100631 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632 u32 l;
633
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700634 if (bank->regs->set_irqenable) {
635 reg += bank->regs->set_irqenable;
636 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530637 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700638 } else {
639 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200640 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700641 if (bank->regs->irqenable_inv)
642 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100643 else
644 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530645 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100646 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700647
Victor Kamensky661553b2013-11-16 02:01:04 +0200648 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700649}
650
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200651static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700652{
653 void __iomem *reg = bank->base;
654 u32 l;
655
656 if (bank->regs->clr_irqenable) {
657 reg += bank->regs->clr_irqenable;
658 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530659 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700660 } else {
661 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200662 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700663 if (bank->regs->irqenable_inv)
664 l |= gpio_mask;
665 else
666 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530667 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700668 }
669
Victor Kamensky661553b2013-11-16 02:01:04 +0200670 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100671}
672
Grygorii Strashko9943f262015-03-23 14:18:27 +0200673static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
674 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100675{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530676 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200677 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530678 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200679 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100680}
681
Tony Lindgren92105bb2005-09-07 17:20:26 +0100682/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200683static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100684{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200685 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100686
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300687 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100688}
689
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800690static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100691{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100692 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800693 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100694
Grygorii Strashko46748072018-09-28 16:39:50 -0500695 pm_runtime_get_sync(chip->parent);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200697 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300698 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200699 bank->mod_usage |= BIT(offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200700 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701
702 return 0;
703}
704
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800705static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100706{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100707 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800708 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100709
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200710 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200711 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300712 if (!LINE_USED(bank->irq_usage, offset)) {
713 omap_set_gpio_direction(bank, offset, 1);
714 omap_clear_gpio_debounce(bank, offset);
715 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200716 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200717 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530718
Grygorii Strashko46748072018-09-28 16:39:50 -0500719 pm_runtime_put(chip->parent);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720}
721
722/*
723 * We need to unmask the GPIO bank interrupt as soon as possible to
724 * avoid missing GPIO interrupts for other lines in the bank.
725 * Then we need to mask-read-clear-unmask the triggered GPIO lines
726 * in the bank to avoid missing nested interrupts for a GPIO line.
727 * If we wait to unmask individual GPIO lines in the bank after the
728 * line's interrupt handler has been run, we may miss some nested
729 * interrupts.
730 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700731static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100732{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100733 void __iomem *isr_reg = NULL;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500734 u32 enabled, isr, level_mask;
Jon Hunter3513cde2013-04-04 15:16:14 -0500735 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700736 struct gpio_bank *bank = gpiobank;
737 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300738 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100739
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700740 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800741 if (WARN_ON(!isr_reg))
742 goto exit;
743
Tony Lindgren52845212018-09-20 12:35:32 -0700744 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
745 "gpio irq%i while runtime suspended?\n", irq))
746 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700747
Laurent Navete83507b2013-03-20 13:15:57 +0100748 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300749 raw_spin_lock_irqsave(&bank->lock, lock_flags);
750
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200751 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500752 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100753
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530754 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800755 level_mask = bank->level_mask & enabled;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500756 else
757 level_mask = 0;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100758
759 /* clear edge sensitive interrupts before handler(s) are
760 called so that we don't miss any interrupt occurred while
761 executing them */
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500762 if (isr & ~level_mask)
763 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100764
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300765 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
766
Tony Lindgren92105bb2005-09-07 17:20:26 +0100767 if (!isr)
768 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100769
Jon Hunter3513cde2013-04-04 15:16:14 -0500770 while (isr) {
771 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200772 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100773
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300774 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800775 /*
776 * Some chips can't respond to both rising and falling
777 * at the same time. If this irq was requested with
778 * both flags, we need to flip the ICR data for the IRQ
779 * to respond to the IRQ for the opposite direction.
780 * This will be indicated in the bank toggle_mask.
781 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200782 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200783 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800784
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300785 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
786
Grygorii Strashko450fa542015-09-25 12:28:03 -0700787 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
788
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100789 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200790 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700791
792 raw_spin_unlock_irqrestore(&bank->wa_lock,
793 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100794 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000795 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800796exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700797 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100798}
799
Tony Lindgren3d009c82015-01-16 14:50:50 -0800800static unsigned int omap_gpio_irq_startup(struct irq_data *d)
801{
802 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800803 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200804 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800805
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200806 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300807
808 if (!LINE_USED(bank->mod_usage, offset))
809 omap_set_gpio_direction(bank, offset, 1);
810 else if (!omap_gpio_is_input(bank, offset))
811 goto err;
812 omap_enable_gpio_module(bank, offset);
813 bank->irq_usage |= BIT(offset);
814
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200815 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800816 omap_gpio_unmask_irq(d);
817
818 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300819err:
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200820 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300821 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800822}
823
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200824static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300825{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200826 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700827 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200828 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300829
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200830 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200831 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300832 omap_set_gpio_irqenable(bank, offset, 0);
833 omap_clear_gpio_irqstatus(bank, offset);
834 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
835 if (!LINE_USED(bank->mod_usage, offset))
836 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200837 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200838 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700839}
840
841static void omap_gpio_irq_bus_lock(struct irq_data *data)
842{
843 struct gpio_bank *bank = omap_irq_data_get_bank(data);
844
Grygorii Strashko46748072018-09-28 16:39:50 -0500845 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700846}
847
848static void gpio_irq_bus_sync_unlock(struct irq_data *data)
849{
850 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200851
Grygorii Strashko46748072018-09-28 16:39:50 -0500852 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300853}
854
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200855static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100856{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200857 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200858 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100859
Grygorii Strashko9943f262015-03-23 14:18:27 +0200860 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100861}
862
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200863static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100864{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200865 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200866 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700867 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100868
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200869 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200870 omap_set_gpio_irqenable(bank, offset, 0);
871 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200872 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100873}
874
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200875static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200877 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200878 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100879 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700880 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700881
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200882 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700883 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200884 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800885
Grygorii Strashko9943f262015-03-23 14:18:27 +0200886 omap_set_gpio_irqenable(bank, offset, 1);
Russell Kingd01849f2019-03-01 11:02:52 -0800887
888 /*
889 * For level-triggered GPIOs, clearing must be done after the source
890 * is cleared, thus after the handler has run. OMAP4 needs this done
891 * after enabing the interrupt to clear the wakeup status.
892 */
893 if (bank->level_mask & BIT(offset))
894 omap_clear_gpio_irqstatus(bank, offset);
895
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200896 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100897}
898
David Brownelle5c56ed2006-12-06 17:13:59 -0800899/*---------------------------------------------------------------------*/
900
Magnus Damm79ee0312009-07-08 13:22:04 +0200901static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800902{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200903 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800904 void __iomem *mask_reg = bank->base +
905 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800906 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800907
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200908 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200909 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200910 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800911
912 return 0;
913}
914
Magnus Damm79ee0312009-07-08 13:22:04 +0200915static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800916{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200917 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800918 void __iomem *mask_reg = bank->base +
919 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800920 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800921
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200922 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200923 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200924 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800925
926 return 0;
927}
928
Alexey Dobriyan47145212009-12-14 18:00:08 -0800929static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200930 .suspend_noirq = omap_mpuio_suspend_noirq,
931 .resume_noirq = omap_mpuio_resume_noirq,
932};
933
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200934/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800935static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800936 .driver = {
937 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200938 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800939 },
940};
941
942static struct platform_device omap_mpuio_device = {
943 .name = "mpuio",
944 .id = -1,
945 .dev = {
946 .driver = &omap_mpuio_driver.driver,
947 }
948 /* could list the /proc/iomem resources */
949};
950
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200951static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800952{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800953 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700954
David Brownell11a78b72006-12-06 17:14:11 -0800955 if (platform_driver_register(&omap_mpuio_driver) == 0)
956 (void) platform_device_register(&omap_mpuio_device);
957}
958
David Brownelle5c56ed2006-12-06 17:13:59 -0800959/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100960
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200961static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +0200962{
963 struct gpio_bank *bank;
964 unsigned long flags;
965 void __iomem *reg;
966 int dir;
967
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100968 bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +0200969 reg = bank->base + bank->regs->direction;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200970 raw_spin_lock_irqsave(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +0200971 dir = !!(readl_relaxed(reg) & BIT(offset));
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200972 raw_spin_unlock_irqrestore(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +0200973 return dir;
974}
975
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200976static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800977{
978 struct gpio_bank *bank;
979 unsigned long flags;
980
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100981 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200982 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200983 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200984 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800985 return 0;
986}
987
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200988static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800989{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300990 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300991
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100992 bank = gpiochip_get_data(chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300993
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200994 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200995 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300996 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200997 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -0800998}
999
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001000static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001001{
1002 struct gpio_bank *bank;
1003 unsigned long flags;
1004
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001005 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001006 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001007 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001008 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001009 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +02001010 return 0;
David Brownell52e31342008-03-03 12:43:23 -08001011}
1012
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001013static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1014 unsigned long *bits)
1015{
1016 struct gpio_bank *bank = gpiochip_get_data(chip);
1017 void __iomem *reg = bank->base + bank->regs->direction;
1018 unsigned long in = readl_relaxed(reg), l;
1019
1020 *bits = 0;
1021
1022 l = in & *mask;
1023 if (l)
1024 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1025
1026 l = ~in & *mask;
1027 if (l)
1028 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1029
1030 return 0;
1031}
1032
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001033static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1034 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001035{
1036 struct gpio_bank *bank;
1037 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -04001038 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001039
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001040 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001041
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001042 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -04001043 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001044 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001045
David Rivshin83977442017-04-24 18:56:50 -04001046 if (ret)
1047 dev_info(chip->parent,
1048 "Could not set line %u debounce to %u microseconds (%d)",
1049 offset, debounce, ret);
1050
1051 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001052}
1053
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001054static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1055 unsigned long config)
1056{
1057 u32 debounce;
1058
1059 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1060 return -ENOTSUPP;
1061
1062 debounce = pinconf_to_config_argument(config);
1063 return omap_gpio_debounce(chip, offset, debounce);
1064}
1065
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001066static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001067{
1068 struct gpio_bank *bank;
1069 unsigned long flags;
1070
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001071 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001072 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001073 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001074 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001075}
1076
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001077static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1078 unsigned long *bits)
1079{
1080 struct gpio_bank *bank = gpiochip_get_data(chip);
1081 unsigned long flags;
1082
1083 raw_spin_lock_irqsave(&bank->lock, flags);
1084 bank->set_dataout_multiple(bank, mask, bits);
1085 raw_spin_unlock_irqrestore(&bank->lock, flags);
1086}
1087
David Brownell52e31342008-03-03 12:43:23 -08001088/*---------------------------------------------------------------------*/
1089
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +02001090static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001091{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001092 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001093 u32 rev;
1094
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001095 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001096 return;
1097
Victor Kamensky661553b2013-11-16 02:01:04 +02001098 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001099 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001100 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001101
1102 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001103}
1104
Charulatha V03e128c2011-05-05 19:58:01 +05301105static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001106{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301107 void __iomem *base = bank->base;
1108 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001109
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301110 if (bank->width == 16)
1111 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001112
Charulatha Vd0d665a2011-08-31 00:02:21 +05301113 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001114 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301115 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001116 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301117
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001118 omap_gpio_rmw(base, bank->regs->irqenable, l,
1119 bank->regs->irqenable_inv);
1120 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1121 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301122 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001123 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301124
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301125 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001126 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301127 /* Initialize interface clk ungated, module enabled */
1128 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001129 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001130}
1131
Nishanth Menon46824e222014-09-05 14:52:55 -05001132static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001133{
Grygorii Strashko81930322017-11-15 12:36:33 -06001134 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001135 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +01001136 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001137 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001138 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001139
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001140 /*
1141 * REVISIT eventually switch from OMAP-specific gpio structs
1142 * over to the generic ones
1143 */
1144 bank->chip.request = omap_gpio_request;
1145 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001146 bank->chip.get_direction = omap_gpio_get_direction;
1147 bank->chip.direction_input = omap_gpio_input;
1148 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001149 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001150 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001151 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001152 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001153 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301154 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001155 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301156 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001157 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001158 bank->chip.base = OMAP_MPUIO(0);
1159 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001160 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1161 gpio, gpio + bank->width - 1);
1162 if (!label)
1163 return -ENOMEM;
1164 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001165 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001166 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001167 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001168
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001169#ifdef CONFIG_ARCH_OMAP1
1170 /*
1171 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1172 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1173 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001174 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1175 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001176 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001177 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001178 return -ENODEV;
1179 }
1180#endif
1181
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001182 /* MPUIO is a bit different, reading IRQ status clears it */
1183 if (bank->is_mpuio) {
1184 irqc->irq_ack = dummy_irq_chip.irq_ack;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001185 if (!bank->regs->wkup_en)
1186 irqc->irq_set_wake = NULL;
1187 }
1188
Grygorii Strashko81930322017-11-15 12:36:33 -06001189 irq = &bank->chip.irq;
1190 irq->chip = irqc;
1191 irq->handler = handle_bad_irq;
1192 irq->default_type = IRQ_TYPE_NONE;
1193 irq->num_parents = 1;
1194 irq->parents = &bank->irq;
1195 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001196
Grygorii Strashko81930322017-11-15 12:36:33 -06001197 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001198 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001199 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001200 "Could not register gpio chip %d\n", ret);
1201 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001202 }
1203
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001204 ret = devm_request_irq(bank->chip.parent, bank->irq,
1205 omap_gpio_irq_handler,
1206 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001207 if (ret)
1208 gpiochip_remove(&bank->chip);
1209
Grygorii Strashko81930322017-11-15 12:36:33 -06001210 if (!bank->is_mpuio)
1211 gpio += bank->width;
1212
Grygorii Strashko450fa542015-09-25 12:28:03 -07001213 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001214}
1215
Arnd Bergmann7c685712019-03-07 11:33:32 +01001216static void omap_gpio_init_context(struct gpio_bank *p)
1217{
1218 struct omap_gpio_reg_offs *regs = p->regs;
1219 void __iomem *base = p->base;
1220
1221 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1222 p->context.oe = readl_relaxed(base + regs->direction);
1223 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1224 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1225 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1226 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1227 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1228 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1229 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
1230
1231 if (regs->set_dataout && p->regs->clr_dataout)
1232 p->context.dataout = readl_relaxed(base + regs->set_dataout);
1233 else
1234 p->context.dataout = readl_relaxed(base + regs->dataout);
1235
1236 p->context_valid = true;
1237}
1238
1239static void omap_gpio_restore_context(struct gpio_bank *bank)
1240{
1241 writel_relaxed(bank->context.wake_en,
1242 bank->base + bank->regs->wkup_en);
1243 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1244 writel_relaxed(bank->context.leveldetect0,
1245 bank->base + bank->regs->leveldetect0);
1246 writel_relaxed(bank->context.leveldetect1,
1247 bank->base + bank->regs->leveldetect1);
1248 writel_relaxed(bank->context.risingdetect,
1249 bank->base + bank->regs->risingdetect);
1250 writel_relaxed(bank->context.fallingdetect,
1251 bank->base + bank->regs->fallingdetect);
1252 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1253 writel_relaxed(bank->context.dataout,
1254 bank->base + bank->regs->set_dataout);
1255 else
1256 writel_relaxed(bank->context.dataout,
1257 bank->base + bank->regs->dataout);
1258 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
1259
1260 if (bank->dbck_enable_mask) {
1261 writel_relaxed(bank->context.debounce, bank->base +
1262 bank->regs->debounce);
1263 writel_relaxed(bank->context.debounce_en,
1264 bank->base + bank->regs->debounce_en);
1265 }
1266
1267 writel_relaxed(bank->context.irqenable1,
1268 bank->base + bank->regs->irqenable);
1269 writel_relaxed(bank->context.irqenable2,
1270 bank->base + bank->regs->irqenable2);
1271}
1272
1273static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1274{
1275 struct device *dev = bank->chip.parent;
Tony Lindgren21e21182019-03-25 15:43:16 -07001276 void __iomem *base = bank->base;
1277 u32 nowake;
1278
1279 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001280
Arnd Bergmann7c685712019-03-07 11:33:32 +01001281 if (!bank->enabled_non_wakeup_gpios)
1282 goto update_gpio_context_count;
1283
1284 if (!may_lose_context)
1285 goto update_gpio_context_count;
1286
1287 /*
Tony Lindgren21e21182019-03-25 15:43:16 -07001288 * If going to OFF, remove triggering for all wkup domain
Arnd Bergmann7c685712019-03-07 11:33:32 +01001289 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1290 * generated. See OMAP2420 Errata item 1.101.
1291 */
Tony Lindgren21e21182019-03-25 15:43:16 -07001292 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1293 nowake = bank->enabled_non_wakeup_gpios;
1294 omap_gpio_rmw(base, bank->regs->fallingdetect, nowake, ~nowake);
1295 omap_gpio_rmw(base, bank->regs->risingdetect, nowake, ~nowake);
1296 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001297
1298update_gpio_context_count:
1299 if (bank->get_context_loss_count)
1300 bank->context_loss_count =
1301 bank->get_context_loss_count(dev);
1302
1303 omap_gpio_dbck_disable(bank);
1304}
1305
1306static void omap_gpio_unidle(struct gpio_bank *bank)
1307{
1308 struct device *dev = bank->chip.parent;
1309 u32 l = 0, gen, gen0, gen1;
1310 int c;
1311
1312 /*
1313 * On the first resume during the probe, the context has not
1314 * been initialised and so initialise it now. Also initialise
1315 * the context loss count.
1316 */
1317 if (bank->loses_context && !bank->context_valid) {
1318 omap_gpio_init_context(bank);
1319
1320 if (bank->get_context_loss_count)
1321 bank->context_loss_count =
1322 bank->get_context_loss_count(dev);
1323 }
1324
1325 omap_gpio_dbck_enable(bank);
1326
Arnd Bergmann7c685712019-03-07 11:33:32 +01001327 if (bank->loses_context) {
1328 if (!bank->get_context_loss_count) {
1329 omap_gpio_restore_context(bank);
1330 } else {
1331 c = bank->get_context_loss_count(dev);
1332 if (c != bank->context_loss_count) {
1333 omap_gpio_restore_context(bank);
1334 } else {
1335 return;
1336 }
1337 }
Tony Lindgren21e21182019-03-25 15:43:16 -07001338 } else {
1339 /* Restore changes done for OMAP2420 errata 1.101 */
1340 writel_relaxed(bank->context.fallingdetect,
1341 bank->base + bank->regs->fallingdetect);
1342 writel_relaxed(bank->context.risingdetect,
1343 bank->base + bank->regs->risingdetect);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001344 }
1345
Arnd Bergmann7c685712019-03-07 11:33:32 +01001346 l = readl_relaxed(bank->base + bank->regs->datain);
1347
1348 /*
1349 * Check if any of the non-wakeup interrupt GPIOs have changed
1350 * state. If so, generate an IRQ by software. This is
1351 * horribly racy, but it's the best we can do to work around
1352 * this silicon bug.
1353 */
1354 l ^= bank->saved_datain;
1355 l &= bank->enabled_non_wakeup_gpios;
1356
1357 /*
1358 * No need to generate IRQs for the rising edge for gpio IRQs
1359 * configured with falling edge only; and vice versa.
1360 */
1361 gen0 = l & bank->context.fallingdetect;
1362 gen0 &= bank->saved_datain;
1363
1364 gen1 = l & bank->context.risingdetect;
1365 gen1 &= ~(bank->saved_datain);
1366
1367 /* FIXME: Consider GPIO IRQs with level detections properly! */
1368 gen = l & (~(bank->context.fallingdetect) &
1369 ~(bank->context.risingdetect));
1370 /* Consider all GPIO IRQs needed to be updated */
1371 gen |= gen0 | gen1;
1372
1373 if (gen) {
1374 u32 old0, old1;
1375
1376 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1377 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1378
1379 if (!bank->regs->irqstatus_raw0) {
1380 writel_relaxed(old0 | gen, bank->base +
1381 bank->regs->leveldetect0);
1382 writel_relaxed(old1 | gen, bank->base +
1383 bank->regs->leveldetect1);
1384 }
1385
1386 if (bank->regs->irqstatus_raw0) {
1387 writel_relaxed(old0 | l, bank->base +
1388 bank->regs->leveldetect0);
1389 writel_relaxed(old1 | l, bank->base +
1390 bank->regs->leveldetect1);
1391 }
1392 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1393 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1394 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001395}
Tony Lindgrenb764a582018-09-20 12:35:31 -07001396
1397static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1398 unsigned long cmd, void *v)
1399{
1400 struct gpio_bank *bank;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001401 unsigned long flags;
1402
1403 bank = container_of(nb, struct gpio_bank, nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001404
1405 raw_spin_lock_irqsave(&bank->lock, flags);
1406 switch (cmd) {
1407 case CPU_CLUSTER_PM_ENTER:
1408 if (bank->is_suspended)
1409 break;
1410 omap_gpio_idle(bank, true);
1411 break;
1412 case CPU_CLUSTER_PM_ENTER_FAILED:
1413 case CPU_CLUSTER_PM_EXIT:
1414 if (bank->is_suspended)
1415 break;
1416 omap_gpio_unidle(bank);
1417 break;
1418 }
1419 raw_spin_unlock_irqrestore(&bank->lock, flags);
1420
1421 return NOTIFY_OK;
1422}
1423
Arnd Bergmann7c685712019-03-07 11:33:32 +01001424static struct omap_gpio_reg_offs omap2_gpio_regs = {
1425 .revision = OMAP24XX_GPIO_REVISION,
1426 .direction = OMAP24XX_GPIO_OE,
1427 .datain = OMAP24XX_GPIO_DATAIN,
1428 .dataout = OMAP24XX_GPIO_DATAOUT,
1429 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1430 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1431 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1432 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1433 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1434 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1435 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1436 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1437 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1438 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1439 .ctrl = OMAP24XX_GPIO_CTRL,
1440 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1441 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1442 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1443 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1444 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1445};
1446
1447static struct omap_gpio_reg_offs omap4_gpio_regs = {
1448 .revision = OMAP4_GPIO_REVISION,
1449 .direction = OMAP4_GPIO_OE,
1450 .datain = OMAP4_GPIO_DATAIN,
1451 .dataout = OMAP4_GPIO_DATAOUT,
1452 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1453 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1454 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1455 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1456 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1457 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1458 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1459 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1460 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1461 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1462 .ctrl = OMAP4_GPIO_CTRL,
1463 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1464 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1465 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1466 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1467 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1468};
1469
Arnd Bergmann7c685712019-03-07 11:33:32 +01001470static const struct omap_gpio_platform_data omap2_pdata = {
1471 .regs = &omap2_gpio_regs,
1472 .bank_width = 32,
1473 .dbck_flag = false,
1474};
1475
1476static const struct omap_gpio_platform_data omap3_pdata = {
1477 .regs = &omap2_gpio_regs,
1478 .bank_width = 32,
1479 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001480};
1481
1482static const struct omap_gpio_platform_data omap4_pdata = {
1483 .regs = &omap4_gpio_regs,
1484 .bank_width = 32,
1485 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001486};
1487
1488static const struct of_device_id omap_gpio_match[] = {
1489 {
1490 .compatible = "ti,omap4-gpio",
1491 .data = &omap4_pdata,
1492 },
1493 {
1494 .compatible = "ti,omap3-gpio",
1495 .data = &omap3_pdata,
1496 },
1497 {
1498 .compatible = "ti,omap2-gpio",
1499 .data = &omap2_pdata,
1500 },
1501 { },
1502};
1503MODULE_DEVICE_TABLE(of, omap_gpio_match);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001504
Bill Pemberton38363092012-11-19 13:22:34 -05001505static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001506{
Benoit Cousson862ff642012-02-01 15:58:56 +01001507 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001508 struct device_node *node = dev->of_node;
1509 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001510 const struct omap_gpio_platform_data *pdata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001511 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001512 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001513 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001514
Benoit Cousson384ebe12011-08-16 11:53:02 +02001515 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1516
Jingoo Hane56aee12013-07-30 17:08:05 +09001517 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001518 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001519 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001520
Markus Elfringf97364c2018-02-10 21:49:22 +01001521 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001522 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001523 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001524
Nishanth Menon46824e222014-09-05 14:52:55 -05001525 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1526 if (!irqc)
1527 return -ENOMEM;
1528
Tony Lindgren3d009c82015-01-16 14:50:50 -08001529 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001530 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1531 irqc->irq_ack = omap_gpio_ack_irq,
1532 irqc->irq_mask = omap_gpio_mask_irq,
1533 irqc->irq_unmask = omap_gpio_unmask_irq,
1534 irqc->irq_set_type = omap_gpio_irq_type,
1535 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001536 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1537 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001538 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001539 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001540 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001541
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001542 bank->irq = platform_get_irq(pdev, 0);
1543 if (bank->irq <= 0) {
1544 if (!bank->irq)
1545 bank->irq = -ENXIO;
1546 if (bank->irq != -EPROBE_DEFER)
1547 dev_err(dev,
1548 "can't get irq resource ret=%d\n", bank->irq);
1549 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001550 }
1551
Linus Walleij58383c782015-11-04 09:56:26 +01001552 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001553 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001554 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001555 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001556 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301557 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301558 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001559 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001560#ifdef CONFIG_OF_GPIO
1561 bank->chip.of_node = of_node_get(node);
1562#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001563
Jon Huntera2797be2013-04-04 15:16:15 -05001564 if (node) {
1565 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1566 bank->loses_context = true;
1567 } else {
1568 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001569
1570 if (bank->loses_context)
1571 bank->get_context_loss_count =
1572 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001573 }
1574
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001575 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001576 bank->set_dataout = omap_set_gpio_dataout_reg;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001577 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1578 } else {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001579 bank->set_dataout = omap_set_gpio_dataout_mask;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001580 bank->set_dataout_multiple =
1581 omap_set_gpio_dataout_mask_multiple;
1582 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001583
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001584 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001585 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001586
1587 /* Static mapping, never released */
Enrico Weigelt, metux IT consult58f57f82019-03-11 20:50:05 +01001588 bank->base = devm_platform_ioremap_resource(pdev, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001589 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001590 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001591 }
1592
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001593 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001594 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001595 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001596 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001597 "Could not get gpio dbck. Disable debounce\n");
1598 bank->dbck_flag = false;
1599 } else {
1600 clk_prepare(bank->dbck);
1601 }
1602 }
1603
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301604 platform_set_drvdata(pdev, bank);
1605
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001606 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001607 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001608
Charulatha Vd0d665a2011-08-31 00:02:21 +05301609 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001610 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301611
Charulatha V03e128c2011-05-05 19:58:01 +05301612 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001613
Nishanth Menon46824e222014-09-05 14:52:55 -05001614 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001615 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001616 pm_runtime_put_sync(dev);
1617 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301618 if (bank->dbck_flag)
1619 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001620 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001621 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001622
Tony Lindgren9a748052010-12-07 16:26:56 -08001623 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001624
Russell Kinge6818d22019-04-08 12:46:53 -07001625 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1626 cpu_pm_register_notifier(&bank->nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001627
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001628 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301629
Jon Hunter879fe322013-04-04 15:16:12 -05001630 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001631}
1632
Tony Lindgrencac089f2015-04-23 16:56:22 -07001633static int omap_gpio_remove(struct platform_device *pdev)
1634{
1635 struct gpio_bank *bank = platform_get_drvdata(pdev);
1636
Russell Kinge6818d22019-04-08 12:46:53 -07001637 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001638 list_del(&bank->node);
1639 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001640 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001641 if (bank->dbck_flag)
1642 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001643
1644 return 0;
1645}
1646
Tony Lindgrenb764a582018-09-20 12:35:31 -07001647static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1648{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001649 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001650 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001651
1652 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001653 omap_gpio_idle(bank, true);
1654 bank->is_suspended = true;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001655 raw_spin_unlock_irqrestore(&bank->lock, flags);
1656
Russell King044e4992019-04-10 12:51:13 -07001657 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001658}
1659
1660static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1661{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001662 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001663 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001664
1665 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001666 omap_gpio_unidle(bank);
1667 bank->is_suspended = false;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001668 raw_spin_unlock_irqrestore(&bank->lock, flags);
1669
Russell King044e4992019-04-10 12:51:13 -07001670 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001671}
1672
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301673static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301674 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1675 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301676};
Benoit Cousson384ebe12011-08-16 11:53:02 +02001677
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001678static struct platform_driver omap_gpio_driver = {
1679 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001680 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001681 .driver = {
1682 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301683 .pm = &gpio_pm_ops,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001684 .of_match_table = omap_gpio_match,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001685 },
1686};
1687
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001688/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001689 * gpio driver register needs to be done before
1690 * machine_init functions access gpio APIs.
1691 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001692 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001693static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001694{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001695 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001696}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001697postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001698
1699static void __exit omap_gpio_exit(void)
1700{
1701 platform_driver_unregister(&omap_gpio_driver);
1702}
1703module_exit(omap_gpio_exit);
1704
1705MODULE_DESCRIPTION("omap gpio driver");
1706MODULE_ALIAS("platform:gpio-omap");
1707MODULE_LICENSE("GPL v2");