blob: c7db42d6b3bc566ca9af3357756b76b98f1bbba8 [file] [log] [blame]
Fabio Estevam79650592018-05-02 16:18:27 -03001// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07004
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +08008#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070010#include <linux/err.h>
11#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070012#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070019#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
21#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070025
Robin Gongf62cacc2014-09-11 09:18:44 +080026#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020027#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028
29#define DRIVER_NAME "spi_imx"
30
31#define MXC_CSPIRXDATA 0x00
32#define MXC_CSPITXDATA 0x04
33#define MXC_CSPICTRL 0x08
34#define MXC_CSPIINT 0x0c
35#define MXC_RESET 0x1c
36
37/* generic defines to abstract from the different register layouts */
38#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
39#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
jiada wang71abd292017-09-05 14:12:32 +090040#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042/* The maximum bytes that a sdma BD can transfer.*/
43#define MAX_SDMA_BD_BYTES (1 << 15)
jiada wang1673c812017-08-10 13:50:08 +090044#define MX51_ECSPI_CTRL_MAX_BURST 512
jiada wang71abd292017-09-05 14:12:32 +090045/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
46#define MX53_MAX_TRANSFER_BYTES 512
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070047
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020048enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080049 IMX1_CSPI,
50 IMX21_CSPI,
51 IMX27_CSPI,
52 IMX31_CSPI,
53 IMX35_CSPI, /* CSPI on all i.mx except above */
jiada wang26e4bb82017-06-08 14:16:01 +090054 IMX51_ECSPI, /* ECSPI on i.mx51 */
55 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020056};
57
58struct spi_imx_data;
59
60struct spi_imx_devtype_data {
61 void (*intctrl)(struct spi_imx_data *, int);
Uwe Kleine-Könige6972712018-11-30 07:47:05 +010062 int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
Sascha Hauerd52345b2017-06-02 07:38:01 +020063 int (*config)(struct spi_device *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020064 void (*trigger)(struct spi_imx_data *);
65 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020066 void (*reset)(struct spi_imx_data *);
Robin Gong987a2df2018-10-10 10:32:42 +000067 void (*setup_wml)(struct spi_imx_data *);
jiada wang71abd292017-09-05 14:12:32 +090068 void (*disable)(struct spi_imx_data *);
jiada wangfd8d4e22017-06-08 14:16:00 +090069 bool has_dmamode;
jiada wang71abd292017-09-05 14:12:32 +090070 bool has_slavemode;
jiada wangfd8d4e22017-06-08 14:16:00 +090071 unsigned int fifo_size;
jiada wang1673c812017-08-10 13:50:08 +090072 bool dynamic_burst;
Shawn Guo04ee5852011-07-10 01:16:39 +080073 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074};
75
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070076struct spi_imx_data {
77 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010078 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070079
80 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020081 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010082 unsigned long base_phys;
83
Sascha Haueraa29d8402012-03-07 09:30:22 +010084 struct clk *clk_per;
85 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070086 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010087 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070088
Sascha Hauerd52345b2017-06-02 07:38:01 +020089 unsigned int speed_hz;
90 unsigned int bits_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020091 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010092
jiada wang1673c812017-08-10 13:50:08 +090093 unsigned int count, remainder;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 void (*tx)(struct spi_imx_data *);
95 void (*rx)(struct spi_imx_data *);
96 void *rx_buf;
97 const void *tx_buf;
98 unsigned int txfifo; /* number of words pushed in tx FIFO */
Maxime Chevallier2ca300a2018-07-17 16:31:54 +020099 unsigned int dynamic_burst;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700100
jiada wang71abd292017-09-05 14:12:32 +0900101 /* Slave mode */
102 bool slave_mode;
103 bool slave_aborted;
104 unsigned int slave_burst;
105
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100108 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 struct completion dma_rx_completion;
110 struct completion dma_tx_completion;
111
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200112 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
jiada wang26e4bb82017-06-08 14:16:01 +0900130static inline int is_imx53_ecspi(struct spi_imx_data *d)
131{
132 return d->devtype_data->devtype == IMX53_ECSPI;
133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200144 \
145 spi_imx->remainder -= sizeof(type); \
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700146}
147
148#define MXC_SPI_BUF_TX(type) \
149static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
150{ \
151 type val = 0; \
152 \
153 if (spi_imx->tx_buf) { \
154 val = *(type *)spi_imx->tx_buf; \
155 spi_imx->tx_buf += sizeof(type); \
156 } \
157 \
158 spi_imx->count -= sizeof(type); \
159 \
160 writel(val, spi_imx->base + MXC_CSPITXDATA); \
161}
162
163MXC_SPI_BUF_RX(u8)
164MXC_SPI_BUF_TX(u8)
165MXC_SPI_BUF_RX(u16)
166MXC_SPI_BUF_TX(u16)
167MXC_SPI_BUF_RX(u32)
168MXC_SPI_BUF_TX(u32)
169
170/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
171 * (which is currently not the case in this driver)
172 */
173static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
174 256, 384, 512, 768, 1024};
175
176/* MX21, MX27 */
177static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100178 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179{
Shawn Guo04ee5852011-07-10 01:16:39 +0800180 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700181
182 for (i = 2; i < max; i++)
183 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100184 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700185
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100186 *fres = fin / mxc_clkdivs[i];
187 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188}
189
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200190/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700191static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200192 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700193{
194 int i, div = 4;
195
196 for (i = 0; i < 7; i++) {
197 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200198 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700199 div <<= 1;
200 }
201
Martin Kaiser2636ba82016-09-01 22:38:40 +0200202out:
203 *fres = fin / div;
204 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700205}
206
Sascha Hauer2e312f62017-06-02 07:38:04 +0200207static int spi_imx_bytes_per_word(const int bits_per_word)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100208{
Maxime Chevallierafb272082018-07-17 16:31:52 +0200209 if (bits_per_word <= 8)
210 return 1;
211 else if (bits_per_word <= 16)
212 return 2;
213 else
214 return 4;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100215}
216
Robin Gongf62cacc2014-09-11 09:18:44 +0800217static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
218 struct spi_transfer *transfer)
219{
220 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
221
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100222 if (!master->dma_rx)
223 return false;
224
jiada wang71abd292017-09-05 14:12:32 +0900225 if (spi_imx->slave_mode)
226 return false;
227
Robin Gong133eb8e2018-10-10 10:32:48 +0000228 if (transfer->len < spi_imx->devtype_data->fifo_size)
229 return false;
230
jiada wang1673c812017-08-10 13:50:08 +0900231 spi_imx->dynamic_burst = 0;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100232
233 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800234}
235
Shawn Guo66de7572011-07-10 01:16:37 +0800236#define MX51_ECSPI_CTRL 0x08
237#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
238#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800239#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800240#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200241#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800242#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
243#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
244#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
245#define MX51_ECSPI_CTRL_BL_OFFSET 20
jiada wang1673c812017-08-10 13:50:08 +0900246#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200247
Shawn Guo66de7572011-07-10 01:16:37 +0800248#define MX51_ECSPI_CONFIG 0x0c
249#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
250#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
251#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
252#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200253#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200254
Shawn Guo66de7572011-07-10 01:16:37 +0800255#define MX51_ECSPI_INT 0x10
256#define MX51_ECSPI_INT_TEEN (1 << 0)
257#define MX51_ECSPI_INT_RREN (1 << 3)
jiada wang71abd292017-09-05 14:12:32 +0900258#define MX51_ECSPI_INT_RDREN (1 << 4)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200259
Robin Gongf62cacc2014-09-11 09:18:44 +0800260#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100261#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
262#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
263#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800264
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100265#define MX51_ECSPI_DMA_TEDEN (1 << 7)
266#define MX51_ECSPI_DMA_RXDEN (1 << 23)
267#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800268
Shawn Guo66de7572011-07-10 01:16:37 +0800269#define MX51_ECSPI_STAT 0x18
270#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200271
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200272#define MX51_ECSPI_TESTREG 0x20
273#define MX51_ECSPI_TESTREG_LBC BIT(31)
274
jiada wang1673c812017-08-10 13:50:08 +0900275static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
276{
277 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200278#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900279 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200280#endif
jiada wang1673c812017-08-10 13:50:08 +0900281
282 if (spi_imx->rx_buf) {
283#ifdef __LITTLE_ENDIAN
284 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
285 if (bytes_per_word == 1)
286 val = cpu_to_be32(val);
287 else if (bytes_per_word == 2)
288 val = (val << 16) | (val >> 16);
289#endif
jiada wang1673c812017-08-10 13:50:08 +0900290 *(u32 *)spi_imx->rx_buf = val;
291 spi_imx->rx_buf += sizeof(u32);
292 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200293
294 spi_imx->remainder -= sizeof(u32);
jiada wang1673c812017-08-10 13:50:08 +0900295}
296
297static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
298{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200299 int unaligned;
300 u32 val;
jiada wang1673c812017-08-10 13:50:08 +0900301
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200302 unaligned = spi_imx->remainder % 4;
303
304 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900305 spi_imx_buf_rx_swap_u32(spi_imx);
306 return;
307 }
308
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200309 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900310 spi_imx_buf_rx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200311 return;
312 }
313
314 val = readl(spi_imx->base + MXC_CSPIRXDATA);
315
316 while (unaligned--) {
317 if (spi_imx->rx_buf) {
318 *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
319 spi_imx->rx_buf++;
320 }
321 spi_imx->remainder--;
322 }
jiada wang1673c812017-08-10 13:50:08 +0900323}
324
325static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
326{
327 u32 val = 0;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200328#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900329 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200330#endif
jiada wang1673c812017-08-10 13:50:08 +0900331
332 if (spi_imx->tx_buf) {
333 val = *(u32 *)spi_imx->tx_buf;
jiada wang1673c812017-08-10 13:50:08 +0900334 spi_imx->tx_buf += sizeof(u32);
335 }
336
337 spi_imx->count -= sizeof(u32);
338#ifdef __LITTLE_ENDIAN
339 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
340
341 if (bytes_per_word == 1)
342 val = cpu_to_be32(val);
343 else if (bytes_per_word == 2)
344 val = (val << 16) | (val >> 16);
345#endif
346 writel(val, spi_imx->base + MXC_CSPITXDATA);
347}
348
349static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
350{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200351 int unaligned;
352 u32 val = 0;
jiada wang1673c812017-08-10 13:50:08 +0900353
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200354 unaligned = spi_imx->count % 4;
jiada wang1673c812017-08-10 13:50:08 +0900355
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200356 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900357 spi_imx_buf_tx_swap_u32(spi_imx);
358 return;
359 }
360
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200361 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900362 spi_imx_buf_tx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200363 return;
364 }
365
366 while (unaligned--) {
367 if (spi_imx->tx_buf) {
368 val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
369 spi_imx->tx_buf++;
370 }
371 spi_imx->count--;
372 }
373
374 writel(val, spi_imx->base + MXC_CSPITXDATA);
jiada wang1673c812017-08-10 13:50:08 +0900375}
376
jiada wang71abd292017-09-05 14:12:32 +0900377static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
378{
379 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
380
381 if (spi_imx->rx_buf) {
382 int n_bytes = spi_imx->slave_burst % sizeof(val);
383
384 if (!n_bytes)
385 n_bytes = sizeof(val);
386
387 memcpy(spi_imx->rx_buf,
388 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
389
390 spi_imx->rx_buf += n_bytes;
391 spi_imx->slave_burst -= n_bytes;
392 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200393
394 spi_imx->remainder -= sizeof(u32);
jiada wang71abd292017-09-05 14:12:32 +0900395}
396
397static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
398{
399 u32 val = 0;
400 int n_bytes = spi_imx->count % sizeof(val);
401
402 if (!n_bytes)
403 n_bytes = sizeof(val);
404
405 if (spi_imx->tx_buf) {
406 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
407 spi_imx->tx_buf, n_bytes);
408 val = cpu_to_be32(val);
409 spi_imx->tx_buf += n_bytes;
410 }
411
412 spi_imx->count -= n_bytes;
413
414 writel(val, spi_imx->base + MXC_CSPITXDATA);
415}
416
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200417/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100418static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
419 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200420{
421 /*
422 * there are two 4-bit dividers, the pre-divider divides by
423 * $pre, the post-divider by 2^$post
424 */
425 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100426 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200427
428 if (unlikely(fspi > fin))
429 return 0;
430
431 post = fls(fin) - fls(fspi);
432 if (fin > fspi << post)
433 post++;
434
435 /* now we have: (fin <= fspi << post) with post being minimal */
436
437 post = max(4U, post) - 4;
438 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100439 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
440 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200441 return 0xff;
442 }
443
444 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
445
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100446 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200447 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100448
449 /* Resulting frequency for the SCLK line. */
450 *fres = (fin / (pre + 1)) >> post;
451
Shawn Guo66de7572011-07-10 01:16:37 +0800452 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
453 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200454}
455
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300456static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200457{
458 unsigned val = 0;
459
460 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800461 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200462
463 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800464 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200465
jiada wang71abd292017-09-05 14:12:32 +0900466 if (enable & MXC_INT_RDR)
467 val |= MX51_ECSPI_INT_RDREN;
468
Shawn Guo66de7572011-07-10 01:16:37 +0800469 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200470}
471
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300472static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200473{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100474 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200475
Sascha Hauerb03c3882016-02-24 09:20:32 +0100476 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
477 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800478 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200479}
480
jiada wang71abd292017-09-05 14:12:32 +0900481static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
482{
483 u32 ctrl;
484
485 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
486 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
487 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
488}
489
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100490static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
491 struct spi_message *msg)
492{
493 return 0;
494}
495
Sascha Hauerd52345b2017-06-02 07:38:01 +0200496static int mx51_ecspi_config(struct spi_device *spi)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200497{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300498 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100499 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200500 u32 clk = spi_imx->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100501 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200502
jiada wang71abd292017-09-05 14:12:32 +0900503 /* set Master or Slave mode */
504 if (spi_imx->slave_mode)
505 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
506 else
507 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200508
Leif Middelschultef72efa72017-04-23 21:19:58 +0200509 /*
510 * Enable SPI_RDY handling (falling edge/level triggered).
511 */
512 if (spi->mode & SPI_READY)
513 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
514
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200515 /* set clock speed */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200516 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100517 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200518
519 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300520 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200521
jiada wang71abd292017-09-05 14:12:32 +0900522 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
523 ctrl |= (spi_imx->slave_burst * 8 - 1)
524 << MX51_ECSPI_CTRL_BL_OFFSET;
525 else
526 ctrl |= (spi_imx->bits_per_word - 1)
527 << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200528
jiada wang71abd292017-09-05 14:12:32 +0900529 /*
530 * eCSPI burst completion by Chip Select signal in Slave mode
531 * is not functional for imx53 Soc, config SPI burst completed when
532 * BURST_LENGTH + 1 bits are received
533 */
534 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
535 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
536 else
537 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200538
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300539 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300540 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100541 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300542 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200543
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300544 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300545 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
546 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100547 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300548 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
549 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200550 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300551 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300552 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100553 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300554 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200555
Sascha Hauerb03c3882016-02-24 09:20:32 +0100556 if (spi_imx->usedma)
557 ctrl |= MX51_ECSPI_CTRL_SMC;
558
Anton Bondarenkof677f172015-12-08 07:43:43 +0100559 /* CTRL register always go first to bring out controller from reset */
560 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
561
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200562 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300563 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200564 reg |= MX51_ECSPI_TESTREG_LBC;
565 else
566 reg &= ~MX51_ECSPI_TESTREG_LBC;
567 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
568
Shawn Guo66de7572011-07-10 01:16:37 +0800569 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200570
Marek Vasut6fd8b852013-12-18 18:31:47 +0100571 /*
572 * Wait until the changes in the configuration register CONFIGREG
573 * propagate into the hardware. It takes exactly one tick of the
574 * SCLK clock, but we will wait two SCLK clock just to be sure. The
575 * effect of the delay it takes for the hardware to apply changes
576 * is noticable if the SCLK clock run very slow. In such a case, if
577 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
578 * be asserted before the SCLK polarity changes, which would disrupt
579 * the SPI communication as the device on the other end would consider
580 * the change of SCLK polarity as a clock tick already.
581 */
582 delay = (2 * 1000000) / clk;
583 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
584 udelay(delay);
585 else /* SCLK is _very_ slow */
586 usleep_range(delay, delay + 10);
587
Robin Gong987a2df2018-10-10 10:32:42 +0000588 return 0;
589}
590
591static void mx51_setup_wml(struct spi_imx_data *spi_imx)
592{
Robin Gongf62cacc2014-09-11 09:18:44 +0800593 /*
594 * Configure the DMA register: setup the watermark
595 * and enable DMA request.
596 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800597
Robin Gong5ba5a372018-10-10 10:32:45 +0000598 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100599 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
600 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100601 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
602 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200603}
604
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300605static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200606{
Shawn Guo66de7572011-07-10 01:16:37 +0800607 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200608}
609
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300610static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200611{
612 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800613 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200614 readl(spi_imx->base + MXC_CSPIRXDATA);
615}
616
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700617#define MX31_INTREG_TEEN (1 << 0)
618#define MX31_INTREG_RREN (1 << 3)
619
620#define MX31_CSPICTRL_ENABLE (1 << 0)
621#define MX31_CSPICTRL_MASTER (1 << 1)
622#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200623#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700624#define MX31_CSPICTRL_POL (1 << 4)
625#define MX31_CSPICTRL_PHA (1 << 5)
626#define MX31_CSPICTRL_SSCTL (1 << 6)
627#define MX31_CSPICTRL_SSPOL (1 << 7)
628#define MX31_CSPICTRL_BC_SHIFT 8
629#define MX35_CSPICTRL_BL_SHIFT 20
630#define MX31_CSPICTRL_CS_SHIFT 24
631#define MX35_CSPICTRL_CS_SHIFT 12
632#define MX31_CSPICTRL_DR_SHIFT 16
633
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200634#define MX31_CSPI_DMAREG 0x10
635#define MX31_DMAREG_RH_DEN (1<<4)
636#define MX31_DMAREG_TH_DEN (1<<1)
637
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700638#define MX31_CSPISTATUS 0x14
639#define MX31_STATUS_RR (1 << 3)
640
Martin Kaiser15ca9212016-09-01 22:39:58 +0200641#define MX31_CSPI_TESTREG 0x1C
642#define MX31_TEST_LBC (1 << 14)
643
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700644/* These functions also work for the i.MX35, but be aware that
645 * the i.MX35 has a slightly different register layout for bits
646 * we do not use here.
647 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300648static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700649{
650 unsigned int val = 0;
651
652 if (enable & MXC_INT_TE)
653 val |= MX31_INTREG_TEEN;
654 if (enable & MXC_INT_RR)
655 val |= MX31_INTREG_RREN;
656
657 writel(val, spi_imx->base + MXC_CSPIINT);
658}
659
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300660static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700661{
662 unsigned int reg;
663
664 reg = readl(spi_imx->base + MXC_CSPICTRL);
665 reg |= MX31_CSPICTRL_XCH;
666 writel(reg, spi_imx->base + MXC_CSPICTRL);
667}
668
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100669static int mx31_prepare_message(struct spi_imx_data *spi_imx,
670 struct spi_message *msg)
671{
672 return 0;
673}
674
Sascha Hauerd52345b2017-06-02 07:38:01 +0200675static int mx31_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700676{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300677 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700678 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200679 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700680
Sascha Hauerd52345b2017-06-02 07:38:01 +0200681 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700682 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200683 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700684
Shawn Guo04ee5852011-07-10 01:16:39 +0800685 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200686 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800687 reg |= MX31_CSPICTRL_SSCTL;
688 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200689 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800690 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700691
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300692 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700693 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300694 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700695 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300696 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700697 reg |= MX31_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000698 if (!gpio_is_valid(spi->cs_gpio))
699 reg |= (spi->chip_select) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800700 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
701 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200702
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200703 if (spi_imx->usedma)
704 reg |= MX31_CSPICTRL_SMC;
705
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200706 writel(reg, spi_imx->base + MXC_CSPICTRL);
707
Martin Kaiser15ca9212016-09-01 22:39:58 +0200708 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
709 if (spi->mode & SPI_LOOP)
710 reg |= MX31_TEST_LBC;
711 else
712 reg &= ~MX31_TEST_LBC;
713 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
714
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200715 if (spi_imx->usedma) {
716 /* configure DMA requests when RXFIFO is half full and
717 when TXFIFO is half empty */
718 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
719 spi_imx->base + MX31_CSPI_DMAREG);
720 }
721
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200722 return 0;
723}
724
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300725static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700726{
727 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
728}
729
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300730static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200731{
732 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800733 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200734 readl(spi_imx->base + MXC_CSPIRXDATA);
735}
736
Shawn Guo3451fb12011-07-10 01:16:36 +0800737#define MX21_INTREG_RR (1 << 4)
738#define MX21_INTREG_TEEN (1 << 9)
739#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700740
Shawn Guo3451fb12011-07-10 01:16:36 +0800741#define MX21_CSPICTRL_POL (1 << 5)
742#define MX21_CSPICTRL_PHA (1 << 6)
743#define MX21_CSPICTRL_SSPOL (1 << 8)
744#define MX21_CSPICTRL_XCH (1 << 9)
745#define MX21_CSPICTRL_ENABLE (1 << 10)
746#define MX21_CSPICTRL_MASTER (1 << 11)
747#define MX21_CSPICTRL_DR_SHIFT 14
748#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700749
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300750static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700751{
752 unsigned int val = 0;
753
754 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800755 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700756 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800757 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700758
759 writel(val, spi_imx->base + MXC_CSPIINT);
760}
761
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300762static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700763{
764 unsigned int reg;
765
766 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800767 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700768 writel(reg, spi_imx->base + MXC_CSPICTRL);
769}
770
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100771static int mx21_prepare_message(struct spi_imx_data *spi_imx,
772 struct spi_message *msg)
773{
774 return 0;
775}
776
Sascha Hauerd52345b2017-06-02 07:38:01 +0200777static int mx21_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700778{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300779 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800780 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800781 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100782 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700783
Sascha Hauerd52345b2017-06-02 07:38:01 +0200784 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100785 << MX21_CSPICTRL_DR_SHIFT;
786 spi_imx->spi_bus_clk = clk;
787
Sascha Hauerd52345b2017-06-02 07:38:01 +0200788 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700789
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300790 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800791 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300792 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800793 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300794 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800795 reg |= MX21_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000796 if (!gpio_is_valid(spi->cs_gpio))
797 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700798
799 writel(reg, spi_imx->base + MXC_CSPICTRL);
800
801 return 0;
802}
803
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300804static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700805{
Shawn Guo3451fb12011-07-10 01:16:36 +0800806 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700807}
808
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300809static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200810{
811 writel(1, spi_imx->base + MXC_RESET);
812}
813
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700814#define MX1_INTREG_RR (1 << 3)
815#define MX1_INTREG_TEEN (1 << 8)
816#define MX1_INTREG_RREN (1 << 11)
817
818#define MX1_CSPICTRL_POL (1 << 4)
819#define MX1_CSPICTRL_PHA (1 << 5)
820#define MX1_CSPICTRL_XCH (1 << 8)
821#define MX1_CSPICTRL_ENABLE (1 << 9)
822#define MX1_CSPICTRL_MASTER (1 << 10)
823#define MX1_CSPICTRL_DR_SHIFT 13
824
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300825static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700826{
827 unsigned int val = 0;
828
829 if (enable & MXC_INT_TE)
830 val |= MX1_INTREG_TEEN;
831 if (enable & MXC_INT_RR)
832 val |= MX1_INTREG_RREN;
833
834 writel(val, spi_imx->base + MXC_CSPIINT);
835}
836
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300837static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700838{
839 unsigned int reg;
840
841 reg = readl(spi_imx->base + MXC_CSPICTRL);
842 reg |= MX1_CSPICTRL_XCH;
843 writel(reg, spi_imx->base + MXC_CSPICTRL);
844}
845
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100846static int mx1_prepare_message(struct spi_imx_data *spi_imx,
847 struct spi_message *msg)
848{
849 return 0;
850}
851
Sascha Hauerd52345b2017-06-02 07:38:01 +0200852static int mx1_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700853{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300854 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700855 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200856 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700857
Sascha Hauerd52345b2017-06-02 07:38:01 +0200858 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700859 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200860 spi_imx->spi_bus_clk = clk;
861
Sascha Hauerd52345b2017-06-02 07:38:01 +0200862 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700863
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300864 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700865 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300866 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700867 reg |= MX1_CSPICTRL_POL;
868
869 writel(reg, spi_imx->base + MXC_CSPICTRL);
870
871 return 0;
872}
873
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300874static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700875{
876 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
877}
878
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300879static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200880{
881 writel(1, spi_imx->base + MXC_RESET);
882}
883
Shawn Guo04ee5852011-07-10 01:16:39 +0800884static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
885 .intctrl = mx1_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100886 .prepare_message = mx1_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800887 .config = mx1_config,
888 .trigger = mx1_trigger,
889 .rx_available = mx1_rx_available,
890 .reset = mx1_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900891 .fifo_size = 8,
892 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900893 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900894 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800895 .devtype = IMX1_CSPI,
896};
897
898static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
899 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100900 .prepare_message = mx21_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800901 .config = mx21_config,
902 .trigger = mx21_trigger,
903 .rx_available = mx21_rx_available,
904 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900905 .fifo_size = 8,
906 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900907 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900908 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800909 .devtype = IMX21_CSPI,
910};
911
912static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
913 /* i.mx27 cspi shares the functions with i.mx21 one */
914 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100915 .prepare_message = mx21_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800916 .config = mx21_config,
917 .trigger = mx21_trigger,
918 .rx_available = mx21_rx_available,
919 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900920 .fifo_size = 8,
921 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900922 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900923 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800924 .devtype = IMX27_CSPI,
925};
926
927static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
928 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100929 .prepare_message = mx31_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800930 .config = mx31_config,
931 .trigger = mx31_trigger,
932 .rx_available = mx31_rx_available,
933 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900934 .fifo_size = 8,
935 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900936 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900937 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800938 .devtype = IMX31_CSPI,
939};
940
941static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
942 /* i.mx35 and later cspi shares the functions with i.mx31 one */
943 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100944 .prepare_message = mx31_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800945 .config = mx31_config,
946 .trigger = mx31_trigger,
947 .rx_available = mx31_rx_available,
948 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900949 .fifo_size = 8,
950 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900951 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900952 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800953 .devtype = IMX35_CSPI,
954};
955
956static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
957 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100958 .prepare_message = mx51_ecspi_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800959 .config = mx51_ecspi_config,
960 .trigger = mx51_ecspi_trigger,
961 .rx_available = mx51_ecspi_rx_available,
962 .reset = mx51_ecspi_reset,
Robin Gong987a2df2018-10-10 10:32:42 +0000963 .setup_wml = mx51_setup_wml,
jiada wangfd8d4e22017-06-08 14:16:00 +0900964 .fifo_size = 64,
965 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900966 .dynamic_burst = true,
jiada wang71abd292017-09-05 14:12:32 +0900967 .has_slavemode = true,
968 .disable = mx51_ecspi_disable,
Shawn Guo04ee5852011-07-10 01:16:39 +0800969 .devtype = IMX51_ECSPI,
970};
971
jiada wang26e4bb82017-06-08 14:16:01 +0900972static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
973 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100974 .prepare_message = mx51_ecspi_prepare_message,
jiada wang26e4bb82017-06-08 14:16:01 +0900975 .config = mx51_ecspi_config,
976 .trigger = mx51_ecspi_trigger,
977 .rx_available = mx51_ecspi_rx_available,
978 .reset = mx51_ecspi_reset,
979 .fifo_size = 64,
980 .has_dmamode = true,
jiada wang71abd292017-09-05 14:12:32 +0900981 .has_slavemode = true,
982 .disable = mx51_ecspi_disable,
jiada wang26e4bb82017-06-08 14:16:01 +0900983 .devtype = IMX53_ECSPI,
984};
985
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900986static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800987 {
988 .name = "imx1-cspi",
989 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
990 }, {
991 .name = "imx21-cspi",
992 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
993 }, {
994 .name = "imx27-cspi",
995 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
996 }, {
997 .name = "imx31-cspi",
998 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
999 }, {
1000 .name = "imx35-cspi",
1001 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
1002 }, {
1003 .name = "imx51-ecspi",
1004 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1005 }, {
jiada wang26e4bb82017-06-08 14:16:01 +09001006 .name = "imx53-ecspi",
1007 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1008 }, {
Shawn Guo04ee5852011-07-10 01:16:39 +08001009 /* sentinel */
1010 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001011};
1012
Shawn Guo22a85e42011-07-10 01:16:41 +08001013static const struct of_device_id spi_imx_dt_ids[] = {
1014 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
1015 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
1016 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
1017 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
1018 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
1019 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
jiada wang26e4bb82017-06-08 14:16:01 +09001020 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
Shawn Guo22a85e42011-07-10 01:16:41 +08001021 { /* sentinel */ }
1022};
Niels de Vos27743e02013-07-29 09:38:05 +02001023MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +08001024
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001025static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1026{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001027 int active = is_active != BITBANG_CS_INACTIVE;
1028 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001029
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001030 if (spi->mode & SPI_NO_CS)
1031 return;
1032
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001033 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001034 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001035
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001036 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001037}
1038
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001039static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1040{
1041 u32 ctrl;
1042
1043 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1044 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1045 ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1046 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1047}
1048
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001049static void spi_imx_push(struct spi_imx_data *spi_imx)
1050{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001051 unsigned int burst_len, fifo_words;
1052
1053 if (spi_imx->dynamic_burst)
1054 fifo_words = 4;
1055 else
1056 fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1057 /*
1058 * Reload the FIFO when the remaining bytes to be transferred in the
1059 * current burst is 0. This only applies when bits_per_word is a
1060 * multiple of 8.
1061 */
1062 if (!spi_imx->remainder) {
1063 if (spi_imx->dynamic_burst) {
1064
1065 /* We need to deal unaligned data first */
1066 burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1067
1068 if (!burst_len)
1069 burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1070
1071 spi_imx_set_burst_len(spi_imx, burst_len * 8);
1072
1073 spi_imx->remainder = burst_len;
1074 } else {
1075 spi_imx->remainder = fifo_words;
1076 }
1077 }
1078
jiada wangfd8d4e22017-06-08 14:16:00 +09001079 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001080 if (!spi_imx->count)
1081 break;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001082 if (spi_imx->dynamic_burst &&
1083 spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1084 fifo_words))
jiada wang1673c812017-08-10 13:50:08 +09001085 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001086 spi_imx->tx(spi_imx);
1087 spi_imx->txfifo++;
1088 }
1089
jiada wang71abd292017-09-05 14:12:32 +09001090 if (!spi_imx->slave_mode)
1091 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001092}
1093
1094static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1095{
1096 struct spi_imx_data *spi_imx = dev_id;
1097
jiada wang71abd292017-09-05 14:12:32 +09001098 while (spi_imx->txfifo &&
1099 spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001100 spi_imx->rx(spi_imx);
1101 spi_imx->txfifo--;
1102 }
1103
1104 if (spi_imx->count) {
1105 spi_imx_push(spi_imx);
1106 return IRQ_HANDLED;
1107 }
1108
1109 if (spi_imx->txfifo) {
1110 /* No data left to push, but still waiting for rx data,
1111 * enable receive data available interrupt.
1112 */
Shawn Guoedd501bb2011-07-10 01:16:35 +08001113 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001114 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001115 return IRQ_HANDLED;
1116 }
1117
Shawn Guoedd501bb2011-07-10 01:16:35 +08001118 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001119 complete(&spi_imx->xfer_done);
1120
1121 return IRQ_HANDLED;
1122}
1123
Sascha Hauer65017ee2017-06-02 07:38:03 +02001124static int spi_imx_dma_configure(struct spi_master *master)
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001125{
1126 int ret;
1127 enum dma_slave_buswidth buswidth;
1128 struct dma_slave_config rx = {}, tx = {};
1129 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1130
Sascha Hauer65017ee2017-06-02 07:38:03 +02001131 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001132 case 4:
1133 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1134 break;
1135 case 2:
1136 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1137 break;
1138 case 1:
1139 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1140 break;
1141 default:
1142 return -EINVAL;
1143 }
1144
1145 tx.direction = DMA_MEM_TO_DEV;
1146 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1147 tx.dst_addr_width = buswidth;
1148 tx.dst_maxburst = spi_imx->wml;
1149 ret = dmaengine_slave_config(master->dma_tx, &tx);
1150 if (ret) {
1151 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1152 return ret;
1153 }
1154
1155 rx.direction = DMA_DEV_TO_MEM;
1156 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1157 rx.src_addr_width = buswidth;
1158 rx.src_maxburst = spi_imx->wml;
1159 ret = dmaengine_slave_config(master->dma_rx, &rx);
1160 if (ret) {
1161 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1162 return ret;
1163 }
1164
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001165 return 0;
1166}
1167
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001168static int spi_imx_setupxfer(struct spi_device *spi,
1169 struct spi_transfer *t)
1170{
1171 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001172
Sascha Hauerabb1ff12017-06-02 07:37:59 +02001173 if (!t)
1174 return 0;
1175
Sascha Hauerd52345b2017-06-02 07:38:01 +02001176 spi_imx->bits_per_word = t->bits_per_word;
1177 spi_imx->speed_hz = t->speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001178
Maxime Chevallier2801b2f52018-07-17 16:31:51 +02001179 /*
1180 * Initialize the functions for transfer. To transfer non byte-aligned
1181 * words, we have to use multiple word-size bursts, we can't use
1182 * dynamic_burst in that case.
1183 */
1184 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1185 (spi_imx->bits_per_word == 8 ||
1186 spi_imx->bits_per_word == 16 ||
1187 spi_imx->bits_per_word == 32)) {
jiada wang1673c812017-08-10 13:50:08 +09001188
jiada wang1673c812017-08-10 13:50:08 +09001189 spi_imx->rx = spi_imx_buf_rx_swap;
1190 spi_imx->tx = spi_imx_buf_tx_swap;
1191 spi_imx->dynamic_burst = 1;
jiada wang1673c812017-08-10 13:50:08 +09001192
Sachin Kamat60514262013-05-30 13:38:09 +05301193 } else {
jiada wang1673c812017-08-10 13:50:08 +09001194 if (spi_imx->bits_per_word <= 8) {
1195 spi_imx->rx = spi_imx_buf_rx_u8;
1196 spi_imx->tx = spi_imx_buf_tx_u8;
1197 } else if (spi_imx->bits_per_word <= 16) {
1198 spi_imx->rx = spi_imx_buf_rx_u16;
1199 spi_imx->tx = spi_imx_buf_tx_u16;
1200 } else {
1201 spi_imx->rx = spi_imx_buf_rx_u32;
1202 spi_imx->tx = spi_imx_buf_tx_u32;
1203 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001204 spi_imx->dynamic_burst = 0;
Stephen Warren24778be2013-05-21 20:36:35 -06001205 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001206
Sascha Hauerc008a802016-02-24 09:20:26 +01001207 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1208 spi_imx->usedma = 1;
1209 else
1210 spi_imx->usedma = 0;
1211
jiada wang71abd292017-09-05 14:12:32 +09001212 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1213 spi_imx->rx = mx53_ecspi_rx_slave;
1214 spi_imx->tx = mx53_ecspi_tx_slave;
1215 spi_imx->slave_burst = t->len;
1216 }
1217
Sascha Hauerd52345b2017-06-02 07:38:01 +02001218 spi_imx->devtype_data->config(spi);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001219
1220 return 0;
1221}
1222
Robin Gongf62cacc2014-09-11 09:18:44 +08001223static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1224{
1225 struct spi_master *master = spi_imx->bitbang.master;
1226
1227 if (master->dma_rx) {
1228 dma_release_channel(master->dma_rx);
1229 master->dma_rx = NULL;
1230 }
1231
1232 if (master->dma_tx) {
1233 dma_release_channel(master->dma_tx);
1234 master->dma_tx = NULL;
1235 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001236}
1237
1238static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001239 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +08001240{
Robin Gongf62cacc2014-09-11 09:18:44 +08001241 int ret;
1242
Robin Gonga02bb402015-02-03 10:25:53 +08001243 /* use pio mode for i.mx6dl chip TKT238285 */
1244 if (of_machine_is_compatible("fsl,imx6dl"))
1245 return 0;
1246
jiada wangfd8d4e22017-06-08 14:16:00 +09001247 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +01001248
Robin Gongf62cacc2014-09-11 09:18:44 +08001249 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +01001250 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
1251 if (IS_ERR(master->dma_tx)) {
1252 ret = PTR_ERR(master->dma_tx);
1253 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1254 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001255 goto err;
1256 }
1257
Robin Gongf62cacc2014-09-11 09:18:44 +08001258 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +01001259 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
1260 if (IS_ERR(master->dma_rx)) {
1261 ret = PTR_ERR(master->dma_rx);
1262 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1263 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001264 goto err;
1265 }
1266
Robin Gongf62cacc2014-09-11 09:18:44 +08001267 init_completion(&spi_imx->dma_rx_completion);
1268 init_completion(&spi_imx->dma_tx_completion);
1269 master->can_dma = spi_imx_can_dma;
1270 master->max_dma_len = MAX_SDMA_BD_BYTES;
1271 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1272 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +08001273
1274 return 0;
1275err:
1276 spi_imx_sdma_exit(spi_imx);
1277 return ret;
1278}
1279
1280static void spi_imx_dma_rx_callback(void *cookie)
1281{
1282 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1283
1284 complete(&spi_imx->dma_rx_completion);
1285}
1286
1287static void spi_imx_dma_tx_callback(void *cookie)
1288{
1289 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1290
1291 complete(&spi_imx->dma_tx_completion);
1292}
1293
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001294static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1295{
1296 unsigned long timeout = 0;
1297
1298 /* Time with actual data transfer and CS change delay related to HW */
1299 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1300
1301 /* Add extra second for scheduler related activities */
1302 timeout += 1;
1303
1304 /* Double calculated timeout */
1305 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1306}
1307
Robin Gongf62cacc2014-09-11 09:18:44 +08001308static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1309 struct spi_transfer *transfer)
1310{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001311 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001312 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001313 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001314 struct spi_master *master = spi_imx->bitbang.master;
1315 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
Robin Gong5ba5a372018-10-10 10:32:45 +00001316 struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1317 unsigned int bytes_per_word, i;
Robin Gong987a2df2018-10-10 10:32:42 +00001318 int ret;
1319
Robin Gong5ba5a372018-10-10 10:32:45 +00001320 /* Get the right burst length from the last sg to ensure no tail data */
1321 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1322 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1323 if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1324 break;
1325 }
1326 /* Use 1 as wml in case no available burst length got */
1327 if (i == 0)
1328 i = 1;
1329
1330 spi_imx->wml = i;
1331
Robin Gong987a2df2018-10-10 10:32:42 +00001332 ret = spi_imx_dma_configure(master);
1333 if (ret)
1334 return ret;
1335
Robin Gong5ba5a372018-10-10 10:32:45 +00001336 if (!spi_imx->devtype_data->setup_wml) {
1337 dev_err(spi_imx->dev, "No setup_wml()?\n");
1338 return -EINVAL;
1339 }
Robin Gong987a2df2018-10-10 10:32:42 +00001340 spi_imx->devtype_data->setup_wml(spi_imx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001341
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001342 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001343 * The TX DMA setup starts the transfer, so make sure RX is configured
1344 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001345 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001346 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1347 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1348 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1349 if (!desc_rx)
1350 return -EINVAL;
1351
1352 desc_rx->callback = spi_imx_dma_rx_callback;
1353 desc_rx->callback_param = (void *)spi_imx;
1354 dmaengine_submit(desc_rx);
1355 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001356 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001357
1358 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1359 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1360 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1361 if (!desc_tx) {
1362 dmaengine_terminate_all(master->dma_tx);
1363 return -EINVAL;
1364 }
1365
1366 desc_tx->callback = spi_imx_dma_tx_callback;
1367 desc_tx->callback_param = (void *)spi_imx;
1368 dmaengine_submit(desc_tx);
1369 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001370 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001371
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001372 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1373
Robin Gongf62cacc2014-09-11 09:18:44 +08001374 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001375 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001376 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001377 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001378 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001379 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001380 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001381 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001382 }
1383
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001384 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1385 transfer_timeout);
1386 if (!timeout) {
1387 dev_err(&master->dev, "I/O Error in DMA RX\n");
1388 spi_imx->devtype_data->reset(spi_imx);
1389 dmaengine_terminate_all(master->dma_rx);
1390 return -ETIMEDOUT;
1391 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001392
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001393 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001394}
1395
1396static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001397 struct spi_transfer *transfer)
1398{
1399 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001400 unsigned long transfer_timeout;
1401 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001402
1403 spi_imx->tx_buf = transfer->tx_buf;
1404 spi_imx->rx_buf = transfer->rx_buf;
1405 spi_imx->count = transfer->len;
1406 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001407 spi_imx->remainder = 0;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001408
Axel Linaa0fe822014-02-09 11:06:04 +08001409 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001410
1411 spi_imx_push(spi_imx);
1412
Shawn Guoedd501bb2011-07-10 01:16:35 +08001413 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001414
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001415 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1416
1417 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1418 transfer_timeout);
1419 if (!timeout) {
1420 dev_err(&spi->dev, "I/O Error in PIO\n");
1421 spi_imx->devtype_data->reset(spi_imx);
1422 return -ETIMEDOUT;
1423 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001424
1425 return transfer->len;
1426}
1427
jiada wang71abd292017-09-05 14:12:32 +09001428static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1429 struct spi_transfer *transfer)
1430{
1431 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1432 int ret = transfer->len;
1433
1434 if (is_imx53_ecspi(spi_imx) &&
1435 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1436 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1437 MX53_MAX_TRANSFER_BYTES);
1438 return -EMSGSIZE;
1439 }
1440
1441 spi_imx->tx_buf = transfer->tx_buf;
1442 spi_imx->rx_buf = transfer->rx_buf;
1443 spi_imx->count = transfer->len;
1444 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001445 spi_imx->remainder = 0;
jiada wang71abd292017-09-05 14:12:32 +09001446
1447 reinit_completion(&spi_imx->xfer_done);
1448 spi_imx->slave_aborted = false;
1449
1450 spi_imx_push(spi_imx);
1451
1452 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1453
1454 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1455 spi_imx->slave_aborted) {
1456 dev_dbg(&spi->dev, "interrupted\n");
1457 ret = -EINTR;
1458 }
1459
1460 /* ecspi has a HW issue when works in Slave mode,
1461 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1462 * ECSPI_TXDATA keeps shift out the last word data,
1463 * so we have to disable ECSPI when in slave mode after the
1464 * transfer completes
1465 */
1466 if (spi_imx->devtype_data->disable)
1467 spi_imx->devtype_data->disable(spi_imx);
1468
1469 return ret;
1470}
1471
Robin Gongf62cacc2014-09-11 09:18:44 +08001472static int spi_imx_transfer(struct spi_device *spi,
1473 struct spi_transfer *transfer)
1474{
Robin Gongf62cacc2014-09-11 09:18:44 +08001475 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1476
jiada wang71abd292017-09-05 14:12:32 +09001477 /* flush rxfifo before transfer */
1478 while (spi_imx->devtype_data->rx_available(spi_imx))
1479 spi_imx->rx(spi_imx);
1480
1481 if (spi_imx->slave_mode)
1482 return spi_imx_pio_transfer_slave(spi, transfer);
1483
Sascha Hauerc008a802016-02-24 09:20:26 +01001484 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001485 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001486 else
1487 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001488}
1489
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001490static int spi_imx_setup(struct spi_device *spi)
1491{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001492 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001493 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1494
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001495 if (spi->mode & SPI_NO_CS)
1496 return 0;
1497
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001498 if (gpio_is_valid(spi->cs_gpio))
1499 gpio_direction_output(spi->cs_gpio,
1500 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001501
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001502 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1503
1504 return 0;
1505}
1506
1507static void spi_imx_cleanup(struct spi_device *spi)
1508{
1509}
1510
Huang Shijie9e556dc2013-10-23 16:31:50 +08001511static int
1512spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1513{
1514 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1515 int ret;
1516
1517 ret = clk_enable(spi_imx->clk_per);
1518 if (ret)
1519 return ret;
1520
1521 ret = clk_enable(spi_imx->clk_ipg);
1522 if (ret) {
1523 clk_disable(spi_imx->clk_per);
1524 return ret;
1525 }
1526
Uwe Kleine-Könige6972712018-11-30 07:47:05 +01001527 ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
1528 if (ret) {
1529 clk_disable(spi_imx->clk_ipg);
1530 clk_disable(spi_imx->clk_per);
1531 }
1532
1533 return ret;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001534}
1535
1536static int
1537spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1538{
1539 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1540
1541 clk_disable(spi_imx->clk_ipg);
1542 clk_disable(spi_imx->clk_per);
1543 return 0;
1544}
1545
jiada wang71abd292017-09-05 14:12:32 +09001546static int spi_imx_slave_abort(struct spi_master *master)
1547{
1548 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1549
1550 spi_imx->slave_aborted = true;
1551 complete(&spi_imx->xfer_done);
1552
1553 return 0;
1554}
1555
Grant Likelyfd4a3192012-12-07 16:57:14 +00001556static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001557{
Shawn Guo22a85e42011-07-10 01:16:41 +08001558 struct device_node *np = pdev->dev.of_node;
1559 const struct of_device_id *of_id =
1560 of_match_device(spi_imx_dt_ids, &pdev->dev);
1561 struct spi_imx_master *mxc_platform_info =
1562 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001563 struct spi_master *master;
1564 struct spi_imx_data *spi_imx;
1565 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001566 int i, ret, irq, spi_drctl;
jiada wang71abd292017-09-05 14:12:32 +09001567 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1568 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1569 bool slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001570
Shawn Guo22a85e42011-07-10 01:16:41 +08001571 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001572 dev_err(&pdev->dev, "can't get the platform data\n");
1573 return -EINVAL;
1574 }
1575
jiada wang71abd292017-09-05 14:12:32 +09001576 slave_mode = devtype_data->has_slavemode &&
1577 of_property_read_bool(np, "spi-slave");
1578 if (slave_mode)
1579 master = spi_alloc_slave(&pdev->dev,
1580 sizeof(struct spi_imx_data));
1581 else
1582 master = spi_alloc_master(&pdev->dev,
1583 sizeof(struct spi_imx_data));
Fabio Estevam2c147772017-06-20 13:50:55 -03001584 if (!master)
1585 return -ENOMEM;
1586
Leif Middelschultef72efa72017-04-23 21:19:58 +02001587 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1588 if ((ret < 0) || (spi_drctl >= 0x3)) {
1589 /* '11' is reserved */
1590 spi_drctl = 0;
1591 }
1592
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001593 platform_set_drvdata(pdev, master);
1594
Stephen Warren24778be2013-05-21 20:36:35 -06001595 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001596 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001597
1598 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001599 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001600 spi_imx->dev = &pdev->dev;
jiada wang71abd292017-09-05 14:12:32 +09001601 spi_imx->slave_mode = slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001602
jiada wang71abd292017-09-05 14:12:32 +09001603 spi_imx->devtype_data = devtype_data;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001604
Trent Piepho881a0b92017-10-31 12:49:04 -07001605 /* Get number of chip selects, either platform data or OF */
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001606 if (mxc_platform_info) {
1607 master->num_chipselect = mxc_platform_info->num_chipselect;
Trent Piephoffd4db92017-10-31 12:49:06 -07001608 if (mxc_platform_info->chipselect) {
Kees Cooka86854d2018-06-12 14:07:58 -07001609 master->cs_gpios = devm_kcalloc(&master->dev,
1610 master->num_chipselect, sizeof(int),
1611 GFP_KERNEL);
Trent Piephoffd4db92017-10-31 12:49:06 -07001612 if (!master->cs_gpios)
1613 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001614
Trent Piephoffd4db92017-10-31 12:49:06 -07001615 for (i = 0; i < master->num_chipselect; i++)
1616 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1617 }
Trent Piepho881a0b92017-10-31 12:49:04 -07001618 } else {
1619 u32 num_cs;
1620
1621 if (!of_property_read_u32(np, "num-cs", &num_cs))
1622 master->num_chipselect = num_cs;
1623 /* If not preset, default value of 1 is used */
1624 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001625
1626 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1627 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1628 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1629 spi_imx->bitbang.master->setup = spi_imx_setup;
1630 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001631 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1632 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
jiada wang71abd292017-09-05 14:12:32 +09001633 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001634 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1635 | SPI_NO_CS;
jiada wang26e4bb82017-06-08 14:16:01 +09001636 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1637 is_imx53_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001638 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1639
1640 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001641
1642 init_completion(&spi_imx->xfer_done);
1643
1644 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001645 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1646 if (IS_ERR(spi_imx->base)) {
1647 ret = PTR_ERR(spi_imx->base);
1648 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001649 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001650 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001651
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001652 irq = platform_get_irq(pdev, 0);
1653 if (irq < 0) {
1654 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001655 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001656 }
1657
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001658 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001659 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001660 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001661 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001662 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001663 }
1664
Sascha Haueraa29d8402012-03-07 09:30:22 +01001665 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1666 if (IS_ERR(spi_imx->clk_ipg)) {
1667 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001668 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001669 }
1670
Sascha Haueraa29d8402012-03-07 09:30:22 +01001671 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1672 if (IS_ERR(spi_imx->clk_per)) {
1673 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001674 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001675 }
1676
Fabio Estevam83174622013-07-11 01:26:49 -03001677 ret = clk_prepare_enable(spi_imx->clk_per);
1678 if (ret)
1679 goto out_master_put;
1680
1681 ret = clk_prepare_enable(spi_imx->clk_ipg);
1682 if (ret)
1683 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001684
1685 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001686 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001687 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1688 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001689 */
jiada wangfd8d4e22017-06-08 14:16:00 +09001690 if (spi_imx->devtype_data->has_dmamode) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001691 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001692 if (ret == -EPROBE_DEFER)
1693 goto out_clk_put;
1694
Anton Bondarenko37600472015-12-08 07:43:45 +01001695 if (ret < 0)
1696 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1697 ret);
1698 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001699
Shawn Guoedd501bb2011-07-10 01:16:35 +08001700 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001701
Shawn Guoedd501bb2011-07-10 01:16:35 +08001702 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001703
Shawn Guo22a85e42011-07-10 01:16:41 +08001704 master->dev.of_node = pdev->dev.of_node;
Trent Piepho8197f482017-11-06 10:38:23 -08001705 ret = spi_bitbang_start(&spi_imx->bitbang);
1706 if (ret) {
1707 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1708 goto out_clk_put;
1709 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001710
Trent Piepho881a0b92017-10-31 12:49:04 -07001711 /* Request GPIO CS lines, if any */
1712 if (!spi_imx->slave_mode && master->cs_gpios) {
jiada wang71abd292017-09-05 14:12:32 +09001713 for (i = 0; i < master->num_chipselect; i++) {
1714 if (!gpio_is_valid(master->cs_gpios[i]))
1715 continue;
1716
1717 ret = devm_gpio_request(&pdev->dev,
1718 master->cs_gpios[i],
1719 DRIVER_NAME);
1720 if (ret) {
1721 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1722 master->cs_gpios[i]);
Trent Piepho4e21791e2017-10-31 12:49:05 -07001723 goto out_spi_bitbang;
jiada wang71abd292017-09-05 14:12:32 +09001724 }
1725 }
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001726 }
1727
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001728 dev_info(&pdev->dev, "probed\n");
1729
Huang Shijie9e556dc2013-10-23 16:31:50 +08001730 clk_disable(spi_imx->clk_ipg);
1731 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001732 return ret;
1733
Trent Piepho4e21791e2017-10-31 12:49:05 -07001734out_spi_bitbang:
1735 spi_bitbang_stop(&spi_imx->bitbang);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001736out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001737 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001738out_put_per:
1739 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001740out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001741 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001742
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001743 return ret;
1744}
1745
Grant Likelyfd4a3192012-12-07 16:57:14 +00001746static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001747{
1748 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001749 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Stefan Agnerd5935742018-01-07 15:05:49 +01001750 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001751
1752 spi_bitbang_stop(&spi_imx->bitbang);
1753
Stefan Agnerd5935742018-01-07 15:05:49 +01001754 ret = clk_enable(spi_imx->clk_per);
1755 if (ret)
1756 return ret;
1757
1758 ret = clk_enable(spi_imx->clk_ipg);
1759 if (ret) {
1760 clk_disable(spi_imx->clk_per);
1761 return ret;
1762 }
1763
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001764 writel(0, spi_imx->base + MXC_CSPICTRL);
Stefan Agnerd5935742018-01-07 15:05:49 +01001765 clk_disable_unprepare(spi_imx->clk_ipg);
1766 clk_disable_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001767 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001768 spi_master_put(master);
1769
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001770 return 0;
1771}
1772
1773static struct platform_driver spi_imx_driver = {
1774 .driver = {
1775 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001776 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001777 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001778 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001779 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001780 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001781};
Grant Likely940ab882011-10-05 11:29:49 -06001782module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001783
wangboaf828002018-04-12 16:58:08 +08001784MODULE_DESCRIPTION("SPI Controller driver");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001785MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1786MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001787MODULE_ALIAS("platform:" DRIVER_NAME);