blob: 34008a02ddb0ef9ba0f5fe6c7427751d42543a55 [file] [log] [blame]
Jason Robertsce082592010-05-13 15:57:33 +01001/*
2 * NAND Flash Controller Device Driver
3 * Copyright © 2009-2010, Intel Corporation and its suppliers.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Jason Robertsce082592010-05-13 15:57:33 +010013 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +090014
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090015#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010017#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090018#include <linux/interrupt.h>
19#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010020#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090021#include <linux/mtd/mtd.h>
22#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090023#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090024#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010025
26#include "denali.h"
27
28MODULE_LICENSE("GPL");
29
Jason Robertsce082592010-05-13 15:57:33 +010030#define DENALI_NAND_NAME "denali-nand"
31
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090032/* for Indexed Addressing */
33#define DENALI_INDEXED_CTRL 0x00
34#define DENALI_INDEXED_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010035
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090036#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
37#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
38#define DENALI_MAP10 (2 << 26) /* high-level control plane */
39#define DENALI_MAP11 (3 << 26) /* direct controller access */
40
41/* MAP11 access cycle type */
42#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
43#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
44#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
45
46/* MAP10 commands */
47#define DENALI_ERASE 0x01
48
49#define DENALI_BANK(denali) ((denali)->active_bank << 24)
50
51#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090052#define DENALI_NR_BANKS 4
53
Masahiro Yamada43914a22014-09-09 11:01:51 +090054/*
Masahiro Yamada1bb88662017-06-13 22:45:37 +090055 * The bus interface clock, clk_x, is phase aligned with the core clock. The
56 * clk_x is an integral multiple N of the core clk. The value N is configured
57 * at IP delivery time, and its available value is 4, 5, or 6. We need to align
58 * to the largest value to make it work with any possible configuration.
Masahiro Yamada43914a22014-09-09 11:01:51 +090059 */
Masahiro Yamada1bb88662017-06-13 22:45:37 +090060#define DENALI_CLK_X_MULT 6
Jason Robertsce082592010-05-13 15:57:33 +010061
Boris BREZILLON442f201b2015-12-11 15:06:00 +010062static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
63{
64 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
65}
Jason Robertsce082592010-05-13 15:57:33 +010066
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090067/*
68 * Direct Addressing - the slave address forms the control information (command
69 * type, bank, block, and page address). The slave data is the actual data to
70 * be transferred. This mode requires 28 bits of address region allocated.
71 */
72static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Jason Robertsce082592010-05-13 15:57:33 +010073{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090074 return ioread32(denali->host + addr);
75}
76
77static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
78 u32 data)
79{
80 iowrite32(data, denali->host + addr);
81}
82
83/*
84 * Indexed Addressing - address translation module intervenes in passing the
85 * control information. This mode reduces the required address range. The
86 * control information and transferred data are latched by the registers in
87 * the translation module.
88 */
89static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
90{
91 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
92 return ioread32(denali->host + DENALI_INDEXED_DATA);
93}
94
95static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
96 u32 data)
97{
98 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
99 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Jason Robertsce082592010-05-13 15:57:33 +0100100}
101
Masahiro Yamada43914a22014-09-09 11:01:51 +0900102/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100103 * Use the configuration feature register to determine the maximum number of
104 * banks that the hardware supports.
105 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +0900106static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100107{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900108 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100109
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900110 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +0900111
112 /* the encoding changed from rev 5.0 to 5.1 */
113 if (denali->revision < 0x0501)
114 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100115}
116
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900117static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100118{
Jamie Iles9589bf52011-05-06 15:28:56 +0100119 int i;
120
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900121 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900122 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
123 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100124}
125
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900126static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100127{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900128 int i;
129
130 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900131 iowrite32(0, denali->reg + INTR_EN(i));
132 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100133}
134
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900135static void denali_clear_irq(struct denali_nand_info *denali,
136 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100137{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900138 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900139 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100140}
141
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900142static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100143{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900144 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900145
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900146 for (i = 0; i < DENALI_NR_BANKS; i++)
147 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100148}
149
Jason Robertsce082592010-05-13 15:57:33 +0100150static irqreturn_t denali_isr(int irq, void *dev_id)
151{
152 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900153 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900154 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900155 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100156
157 spin_lock(&denali->irq_lock);
158
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900159 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900160 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900161 if (irq_status)
162 ret = IRQ_HANDLED;
163
164 denali_clear_irq(denali, i, irq_status);
165
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900166 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900167 continue;
168
169 denali->irq_status |= irq_status;
170
171 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100172 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100173 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900174
Jason Robertsce082592010-05-13 15:57:33 +0100175 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900176
177 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100178}
Jason Robertsce082592010-05-13 15:57:33 +0100179
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900180static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100181{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900182 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100183
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900184 spin_lock_irqsave(&denali->irq_lock, flags);
185 denali->irq_status = 0;
186 denali->irq_mask = 0;
187 spin_unlock_irqrestore(&denali->irq_lock, flags);
188}
Jason Robertsce082592010-05-13 15:57:33 +0100189
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900190static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
191 uint32_t irq_mask)
192{
193 unsigned long time_left, flags;
194 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900195
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900196 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100197
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900198 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100199
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900200 if (irq_mask & irq_status) {
201 /* return immediately if the IRQ has already happened. */
202 spin_unlock_irqrestore(&denali->irq_lock, flags);
203 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100204 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900205
206 denali->irq_mask = irq_mask;
207 reinit_completion(&denali->complete);
208 spin_unlock_irqrestore(&denali->irq_lock, flags);
209
210 time_left = wait_for_completion_timeout(&denali->complete,
211 msecs_to_jiffies(1000));
212 if (!time_left) {
213 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900214 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900215 return 0;
216 }
217
218 return denali->irq_status;
219}
220
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900221static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900222{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900223 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900224 uint32_t irq_status;
225
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900226 spin_lock_irqsave(&denali->irq_lock, flags);
227 irq_status = denali->irq_status;
228 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900229
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900230 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100231}
232
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900233static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
234{
235 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900236 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900237 int i;
238
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900239 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900240 buf[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900241}
242
243static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
244{
245 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900246 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900247 int i;
248
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900249 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900250 denali->host_write(denali, addr, buf[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900251}
252
253static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
254{
255 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900256 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900257 uint16_t *buf16 = (uint16_t *)buf;
258 int i;
259
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900260 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900261 buf16[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900262}
263
264static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
265 int len)
266{
267 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900268 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900269 const uint16_t *buf16 = (const uint16_t *)buf;
270 int i;
271
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900272 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900273 denali->host_write(denali, addr, buf16[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900274}
275
276static uint8_t denali_read_byte(struct mtd_info *mtd)
277{
278 uint8_t byte;
279
280 denali_read_buf(mtd, &byte, 1);
281
282 return byte;
283}
284
285static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
286{
287 denali_write_buf(mtd, &byte, 1);
288}
289
290static uint16_t denali_read_word(struct mtd_info *mtd)
291{
292 uint16_t word;
293
294 denali_read_buf16(mtd, (uint8_t *)&word, 2);
295
296 return word;
297}
298
299static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
300{
301 struct denali_nand_info *denali = mtd_to_denali(mtd);
302 uint32_t type;
303
304 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900305 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900306 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900307 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900308 else
309 return;
310
311 /*
312 * Some commands are followed by chip->dev_ready or chip->waitfunc.
313 * irq_status must be cleared here to catch the R/B# interrupt later.
314 */
315 if (ctrl & NAND_CTRL_CHANGE)
316 denali_reset_irq(denali);
317
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900318 denali->host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900319}
320
321static int denali_dev_ready(struct mtd_info *mtd)
322{
323 struct denali_nand_info *denali = mtd_to_denali(mtd);
324
325 return !!(denali_check_irq(denali) & INTR__INT_ACT);
326}
327
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900328static int denali_check_erased_page(struct mtd_info *mtd,
329 struct nand_chip *chip, uint8_t *buf,
330 unsigned long uncor_ecc_flags,
331 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100332{
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900333 uint8_t *ecc_code = chip->buffers->ecccode;
334 int ecc_steps = chip->ecc.steps;
335 int ecc_size = chip->ecc.size;
336 int ecc_bytes = chip->ecc.bytes;
337 int i, ret, stat;
Masahiro Yamada81254502014-09-16 20:04:25 +0900338
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900339 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
340 chip->ecc.total);
341 if (ret)
342 return ret;
343
344 for (i = 0; i < ecc_steps; i++) {
345 if (!(uncor_ecc_flags & BIT(i)))
346 continue;
347
348 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
349 ecc_code, ecc_bytes,
350 NULL, 0,
351 chip->ecc.strength);
352 if (stat < 0) {
353 mtd->ecc_stats.failed++;
354 } else {
355 mtd->ecc_stats.corrected += stat;
356 max_bitflips = max_t(unsigned int, max_bitflips, stat);
357 }
358
359 buf += ecc_size;
360 ecc_code += ecc_bytes;
361 }
362
363 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100364}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900365
Masahiro Yamada24715c72017-03-30 15:45:52 +0900366static int denali_hw_ecc_fixup(struct mtd_info *mtd,
367 struct denali_nand_info *denali,
368 unsigned long *uncor_ecc_flags)
369{
370 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900371 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900372 uint32_t ecc_cor;
373 unsigned int max_bitflips;
374
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900375 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900376 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
377
378 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
379 /*
380 * This flag is set when uncorrectable error occurs at least in
381 * one ECC sector. We can not know "how many sectors", or
382 * "which sector(s)". We need erase-page check for all sectors.
383 */
384 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
385 return 0;
386 }
387
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900388 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900389
390 /*
391 * The register holds the maximum of per-sector corrected bitflips.
392 * This is suitable for the return value of the ->read_page() callback.
393 * Unfortunately, we can not know the total number of corrected bits in
394 * the page. Increase the stats by max_bitflips. (compromised solution)
395 */
396 mtd->ecc_stats.corrected += max_bitflips;
397
398 return max_bitflips;
399}
400
Masahiro Yamada24715c72017-03-30 15:45:52 +0900401static int denali_sw_ecc_fixup(struct mtd_info *mtd,
402 struct denali_nand_info *denali,
403 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100404{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900405 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700406 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900407 unsigned int max_bitflips = 0;
408 uint32_t err_addr, err_cor_info;
409 unsigned int err_byte, err_sector, err_device;
410 uint8_t err_cor_value;
411 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900412 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100413
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900414 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100415
Masahiro Yamada20d48592017-03-30 15:45:50 +0900416 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900417 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900418 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
419 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100420
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900421 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900422 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
423 err_cor_info);
424 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
425 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100426
Masahiro Yamada20d48592017-03-30 15:45:50 +0900427 /* reset the bitflip counter when crossing ECC sector */
428 if (err_sector != prev_sector)
429 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900430
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900431 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900432 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900433 * Check later if this is a real ECC error, or
434 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900435 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900436 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900437 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900438 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900439 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900440 * happened in OOB, so we ignore it. It's no need for
441 * us to correct it err_device is represented the NAND
442 * error bits are happened in if there are more than
443 * one NAND connected.
444 */
445 int offset;
446 unsigned int flips_in_byte;
447
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900448 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900449 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900450
451 /* correct the ECC error */
452 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
453 buf[offset] ^= err_cor_value;
454 mtd->ecc_stats.corrected += flips_in_byte;
455 bitflips += flips_in_byte;
456
457 max_bitflips = max(max_bitflips, bitflips);
458 }
459
460 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900461 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900462
463 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900464 * Once handle all ECC errors, controller will trigger an
465 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900466 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900467 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
468 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
469 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900470
471 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100472}
473
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900474static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900475 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900476{
477 uint32_t mode;
478 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900479
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900480 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900481
482 /* DMA is a three step process */
483
484 /*
485 * 1. setup transfer type, interrupt when complete,
486 * burst len = 64 bytes, the number of pages
487 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900488 denali->host_write(denali, mode,
489 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900490
491 /* 2. set memory low address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900492 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900493
494 /* 3. set memory high address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900495 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900496}
497
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900498static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900499 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100500{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900501 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100502 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100503
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900504 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100505
506 /* DMA is a four step process */
507
508 /* 1. setup transfer type and # of pages */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900509 denali->host_write(denali, mode | page,
510 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100511
512 /* 2. set memory high address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900513 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100514
515 /* 3. set memory low address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900516 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100517
Masahiro Yamada43914a22014-09-09 11:01:51 +0900518 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900519 denali->host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100520}
521
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900522static int denali_pio_read(struct denali_nand_info *denali, void *buf,
523 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100524{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900525 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900526 uint32_t *buf32 = (uint32_t *)buf;
527 uint32_t irq_status, ecc_err_mask;
528 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900529
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900530 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
531 ecc_err_mask = INTR__ECC_UNCOR_ERR;
532 else
533 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100534
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900535 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900536
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900537 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900538 *buf32++ = denali->host_read(denali, addr);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900539
540 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
541 if (!(irq_status & INTR__PAGE_XFER_INC))
542 return -EIO;
543
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900544 if (irq_status & INTR__ERASED_PAGE)
545 memset(buf, 0xff, size);
546
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900547 return irq_status & ecc_err_mask ? -EBADMSG : 0;
548}
549
550static int denali_pio_write(struct denali_nand_info *denali,
551 const void *buf, size_t size, int page, int raw)
552{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900553 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900554 const uint32_t *buf32 = (uint32_t *)buf;
555 uint32_t irq_status;
556 int i;
557
558 denali_reset_irq(denali);
559
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900560 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900561 denali->host_write(denali, addr, *buf32++);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900562
563 irq_status = denali_wait_for_irq(denali,
564 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
565 if (!(irq_status & INTR__PROGRAM_COMP))
566 return -EIO;
567
568 return 0;
569}
570
571static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
572 size_t size, int page, int raw, int write)
573{
574 if (write)
575 return denali_pio_write(denali, buf, size, page, raw);
576 else
577 return denali_pio_read(denali, buf, size, page, raw);
578}
579
580static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
581 size_t size, int page, int raw, int write)
582{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900583 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900584 uint32_t irq_mask, irq_status, ecc_err_mask;
585 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
586 int ret = 0;
587
Masahiro Yamada997cde22017-06-13 22:45:47 +0900588 dma_addr = dma_map_single(denali->dev, buf, size, dir);
589 if (dma_mapping_error(denali->dev, dma_addr)) {
590 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
591 return denali_pio_xfer(denali, buf, size, page, raw, write);
592 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900593
594 if (write) {
595 /*
596 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
597 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
598 * when the page program is completed.
599 */
600 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
601 ecc_err_mask = 0;
602 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
603 irq_mask = INTR__DMA_CMD_COMP;
604 ecc_err_mask = INTR__ECC_UNCOR_ERR;
605 } else {
606 irq_mask = INTR__DMA_CMD_COMP;
607 ecc_err_mask = INTR__ECC_ERR;
608 }
609
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900610 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100611
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900612 denali_reset_irq(denali);
Masahiro Yamada89dcb272017-09-22 12:46:49 +0900613 denali->setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100614
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900615 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900616 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900617 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900618 else if (irq_status & ecc_err_mask)
619 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100620
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900621 iowrite32(0, denali->reg + DMA_ENABLE);
622
Masahiro Yamada997cde22017-06-13 22:45:47 +0900623 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800624
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900625 if (irq_status & INTR__ERASED_PAGE)
626 memset(buf, 0xff, size);
627
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900628 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100629}
630
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900631static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
632 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100633{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900634 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
635 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
636 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900637
638 if (denali->dma_avail)
639 return denali_dma_xfer(denali, buf, size, page, raw, write);
640 else
641 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100642}
643
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900644static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
645 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100646{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900647 struct denali_nand_info *denali = mtd_to_denali(mtd);
648 unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
649 unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
650 int writesize = mtd->writesize;
651 int oobsize = mtd->oobsize;
652 uint8_t *bufpoi = chip->oob_poi;
653 int ecc_steps = chip->ecc.steps;
654 int ecc_size = chip->ecc.size;
655 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900656 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900657 size_t size = writesize + oobsize;
658 int i, pos, len;
659
660 /* BBM at the beginning of the OOB area */
661 chip->cmdfunc(mtd, start_cmd, writesize, page);
662 if (write)
663 chip->write_buf(mtd, bufpoi, oob_skip);
664 else
665 chip->read_buf(mtd, bufpoi, oob_skip);
666 bufpoi += oob_skip;
667
668 /* OOB ECC */
669 for (i = 0; i < ecc_steps; i++) {
670 pos = ecc_size + i * (ecc_size + ecc_bytes);
671 len = ecc_bytes;
672
673 if (pos >= writesize)
674 pos += oob_skip;
675 else if (pos + len > writesize)
676 len = writesize - pos;
677
678 chip->cmdfunc(mtd, rnd_cmd, pos, -1);
679 if (write)
680 chip->write_buf(mtd, bufpoi, len);
681 else
682 chip->read_buf(mtd, bufpoi, len);
683 bufpoi += len;
684 if (len < ecc_bytes) {
685 len = ecc_bytes - len;
686 chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
687 if (write)
688 chip->write_buf(mtd, bufpoi, len);
689 else
690 chip->read_buf(mtd, bufpoi, len);
691 bufpoi += len;
692 }
693 }
694
695 /* OOB free */
696 len = oobsize - (bufpoi - chip->oob_poi);
697 chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
698 if (write)
699 chip->write_buf(mtd, bufpoi, len);
700 else
701 chip->read_buf(mtd, bufpoi, len);
Jason Robertsce082592010-05-13 15:57:33 +0100702}
703
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900704static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
705 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100706{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900707 struct denali_nand_info *denali = mtd_to_denali(mtd);
708 int writesize = mtd->writesize;
709 int oobsize = mtd->oobsize;
710 int ecc_steps = chip->ecc.steps;
711 int ecc_size = chip->ecc.size;
712 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900713 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900714 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900715 size_t size = writesize + oobsize;
716 int ret, i, pos, len;
717
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900718 ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900719 if (ret)
720 return ret;
721
722 /* Arrange the buffer for syndrome payload/ecc layout */
723 if (buf) {
724 for (i = 0; i < ecc_steps; i++) {
725 pos = i * (ecc_size + ecc_bytes);
726 len = ecc_size;
727
728 if (pos >= writesize)
729 pos += oob_skip;
730 else if (pos + len > writesize)
731 len = writesize - pos;
732
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900733 memcpy(buf, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900734 buf += len;
735 if (len < ecc_size) {
736 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900737 memcpy(buf, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900738 len);
739 buf += len;
740 }
741 }
742 }
743
744 if (oob_required) {
745 uint8_t *oob = chip->oob_poi;
746
747 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900748 memcpy(oob, tmp_buf + writesize, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900749 oob += oob_skip;
750
751 /* OOB ECC */
752 for (i = 0; i < ecc_steps; i++) {
753 pos = ecc_size + i * (ecc_size + ecc_bytes);
754 len = ecc_bytes;
755
756 if (pos >= writesize)
757 pos += oob_skip;
758 else if (pos + len > writesize)
759 len = writesize - pos;
760
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900761 memcpy(oob, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900762 oob += len;
763 if (len < ecc_bytes) {
764 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900765 memcpy(oob, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900766 len);
767 oob += len;
768 }
769 }
770
771 /* OOB free */
772 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900773 memcpy(oob, tmp_buf + size - len, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900774 }
775
776 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100777}
778
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800779static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300780 int page)
Jason Robertsce082592010-05-13 15:57:33 +0100781{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900782 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100783
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300784 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100785}
786
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900787static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
788 int page)
789{
790 struct denali_nand_info *denali = mtd_to_denali(mtd);
791 int status;
792
793 denali_reset_irq(denali);
794
795 denali_oob_xfer(mtd, chip, page, 1);
796
797 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
798 status = chip->waitfunc(mtd, chip);
799
800 return status & NAND_STATUS_FAIL ? -EIO : 0;
801}
802
Jason Robertsce082592010-05-13 15:57:33 +0100803static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700804 uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100805{
806 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900807 unsigned long uncor_ecc_flags = 0;
808 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900809 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100810
Masahiro Yamada997cde22017-06-13 22:45:47 +0900811 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900812 if (ret && ret != -EBADMSG)
813 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100814
Masahiro Yamada24715c72017-03-30 15:45:52 +0900815 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
816 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900817 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900818 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100819
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900820 if (stat < 0)
821 return stat;
822
823 if (uncor_ecc_flags) {
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900824 ret = denali_read_oob(mtd, chip, page);
825 if (ret)
826 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100827
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900828 stat = denali_check_erased_page(mtd, chip, buf,
829 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100830 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900831
832 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100833}
834
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900835static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
836 const uint8_t *buf, int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100837{
838 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900839 int writesize = mtd->writesize;
840 int oobsize = mtd->oobsize;
841 int ecc_steps = chip->ecc.steps;
842 int ecc_size = chip->ecc.size;
843 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900844 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900845 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900846 size_t size = writesize + oobsize;
847 int i, pos, len;
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800848
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900849 /*
850 * Fill the buffer with 0xff first except the full page transfer.
851 * This simplifies the logic.
852 */
853 if (!buf || !oob_required)
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900854 memset(tmp_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100855
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900856 /* Arrange the buffer for syndrome payload/ecc layout */
857 if (buf) {
858 for (i = 0; i < ecc_steps; i++) {
859 pos = i * (ecc_size + ecc_bytes);
860 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100861
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900862 if (pos >= writesize)
863 pos += oob_skip;
864 else if (pos + len > writesize)
865 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100866
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900867 memcpy(tmp_buf + pos, buf, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900868 buf += len;
869 if (len < ecc_size) {
870 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900871 memcpy(tmp_buf + writesize + oob_skip, buf,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900872 len);
873 buf += len;
874 }
875 }
876 }
Jason Robertsce082592010-05-13 15:57:33 +0100877
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900878 if (oob_required) {
879 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100880
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900881 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900882 memcpy(tmp_buf + writesize, oob, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900883 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100884
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900885 /* OOB ECC */
886 for (i = 0; i < ecc_steps; i++) {
887 pos = ecc_size + i * (ecc_size + ecc_bytes);
888 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100889
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900890 if (pos >= writesize)
891 pos += oob_skip;
892 else if (pos + len > writesize)
893 len = writesize - pos;
894
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900895 memcpy(tmp_buf + pos, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900896 oob += len;
897 if (len < ecc_bytes) {
898 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900899 memcpy(tmp_buf + writesize + oob_skip, oob,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900900 len);
901 oob += len;
902 }
903 }
904
905 /* OOB free */
906 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900907 memcpy(tmp_buf + size - len, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900908 }
909
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900910 return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900911}
912
913static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
914 const uint8_t *buf, int oob_required, int page)
915{
916 struct denali_nand_info *denali = mtd_to_denali(mtd);
917
Masahiro Yamada997cde22017-06-13 22:45:47 +0900918 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
919 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100920}
921
Jason Robertsce082592010-05-13 15:57:33 +0100922static void denali_select_chip(struct mtd_info *mtd, int chip)
923{
924 struct denali_nand_info *denali = mtd_to_denali(mtd);
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800925
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900926 denali->active_bank = chip;
Jason Robertsce082592010-05-13 15:57:33 +0100927}
928
929static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
930{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900931 struct denali_nand_info *denali = mtd_to_denali(mtd);
932 uint32_t irq_status;
933
934 /* R/B# pin transitioned from low to high? */
935 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
936
937 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100938}
939
Brian Norris49c50b92014-05-06 16:02:19 -0700940static int denali_erase(struct mtd_info *mtd, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100941{
942 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900943 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100944
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900945 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100946
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900947 denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
948 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100949
950 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900951 irq_status = denali_wait_for_irq(denali,
952 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100953
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900954 return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100955}
956
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900957static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
958 const struct nand_data_interface *conf)
959{
960 struct denali_nand_info *denali = mtd_to_denali(mtd);
961 const struct nand_sdr_timings *timings;
962 unsigned long t_clk;
963 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
964 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
965 int addr_2_data_mask;
966 uint32_t tmp;
967
968 timings = nand_get_sdr_timings(conf);
969 if (IS_ERR(timings))
970 return PTR_ERR(timings);
971
972 /* clk_x period in picoseconds */
973 t_clk = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
974 if (!t_clk)
975 return -EINVAL;
976
977 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
978 return 0;
979
980 /* tREA -> ACC_CLKS */
981 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_clk);
982 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
983
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900984 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900985 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900986 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900987 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900988
989 /* tRWH -> RE_2_WE */
990 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_clk);
991 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
992
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900993 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900994 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900995 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900996 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900997
998 /* tRHZ -> RE_2_RE */
999 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_clk);
1000 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
1001
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001002 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001003 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001004 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001005 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001006
Masahiro Yamada7963f582017-09-29 23:12:57 +09001007 /*
1008 * tCCS, tWHR -> WE_2_RE
1009 *
1010 * With WE_2_RE properly set, the Denali controller automatically takes
1011 * care of the delay; the driver need not set NAND_WAIT_TCCS.
1012 */
1013 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min),
1014 t_clk);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001015 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1016
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001017 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001018 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001019 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001020 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001021
1022 /* tADL -> ADDR_2_DATA */
1023
1024 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1025 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1026 if (denali->revision < 0x0501)
1027 addr_2_data_mask >>= 1;
1028
1029 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_clk);
1030 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1031
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001032 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001033 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1034 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001035 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001036
1037 /* tREH, tWH -> RDWR_EN_HI_CNT */
1038 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
1039 t_clk);
1040 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1041
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001042 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001043 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001044 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001045 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001046
1047 /* tRP, tWP -> RDWR_EN_LO_CNT */
1048 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min),
1049 t_clk);
1050 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
1051 t_clk);
1052 rdwr_en_lo_hi = max(rdwr_en_lo_hi, DENALI_CLK_X_MULT);
1053 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1054 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1055
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001056 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001057 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001058 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001059 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001060
1061 /* tCS, tCEA -> CS_SETUP_CNT */
1062 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_clk) - rdwr_en_lo,
1063 (int)DIV_ROUND_UP(timings->tCEA_max, t_clk) - acc_clks,
1064 0);
1065 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1066
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001067 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001068 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001069 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001070 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001071
1072 return 0;
1073}
Jason Robertsce082592010-05-13 15:57:33 +01001074
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001075static void denali_reset_banks(struct denali_nand_info *denali)
1076{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001077 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001078 int i;
1079
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001080 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001081 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001082
1083 denali_reset_irq(denali);
1084
1085 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001086 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001087
1088 irq_status = denali_wait_for_irq(denali,
1089 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1090 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001091 break;
1092 }
1093
1094 dev_dbg(denali->dev, "%d chips connected\n", i);
1095 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001096}
1097
Jason Robertsce082592010-05-13 15:57:33 +01001098static void denali_hw_init(struct denali_nand_info *denali)
1099{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001100 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001101 * The REVISION register may not be reliable. Platforms are allowed to
1102 * override it.
1103 */
1104 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001105 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001106
1107 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001108 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001109 * writing ECC code in OOB, this register may be already
1110 * set by firmware. So we read this value out.
1111 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001112 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001113 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001114 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001115 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1116 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001117
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001118 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001119}
1120
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001121int denali_calc_ecc_bytes(int step_size, int strength)
1122{
1123 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1124 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1125}
1126EXPORT_SYMBOL(denali_calc_ecc_bytes);
1127
1128static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1129 struct denali_nand_info *denali)
1130{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001131 int oobavail = mtd->oobsize - denali->oob_skip_bytes;
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001132 int ret;
1133
1134 /*
1135 * If .size and .strength are already set (usually by DT),
1136 * check if they are supported by this controller.
1137 */
1138 if (chip->ecc.size && chip->ecc.strength)
1139 return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1140
1141 /*
1142 * We want .size and .strength closest to the chip's requirement
1143 * unless NAND_ECC_MAXIMIZE is requested.
1144 */
1145 if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1146 ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1147 if (!ret)
1148 return 0;
1149 }
1150
1151 /* Max ECC strength is the last thing we can do */
1152 return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1153}
Boris Brezillon14fad622016-02-03 20:00:11 +01001154
1155static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1156 struct mtd_oob_region *oobregion)
1157{
1158 struct denali_nand_info *denali = mtd_to_denali(mtd);
1159 struct nand_chip *chip = mtd_to_nand(mtd);
1160
1161 if (section)
1162 return -ERANGE;
1163
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001164 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001165 oobregion->length = chip->ecc.total;
1166
1167 return 0;
1168}
1169
1170static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1171 struct mtd_oob_region *oobregion)
1172{
1173 struct denali_nand_info *denali = mtd_to_denali(mtd);
1174 struct nand_chip *chip = mtd_to_nand(mtd);
1175
1176 if (section)
1177 return -ERANGE;
1178
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001179 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001180 oobregion->length = mtd->oobsize - oobregion->offset;
1181
1182 return 0;
1183}
1184
1185static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1186 .ecc = denali_ooblayout_ecc,
1187 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001188};
1189
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001190static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001191{
1192 struct nand_chip *chip = &denali->nand;
1193 struct mtd_info *mtd = nand_to_mtd(chip);
1194
1195 /*
1196 * Support for multi device:
1197 * When the IP configuration is x16 capable and two x8 chips are
1198 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1199 * In this case, the core framework knows nothing about this fact,
1200 * so we should tell it the _logical_ pagesize and anything necessary.
1201 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001202 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001203
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001204 /*
1205 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1206 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1207 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001208 if (denali->devs_per_cs == 0) {
1209 denali->devs_per_cs = 1;
1210 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001211 }
1212
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001213 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001214 return 0;
1215
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001216 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001217 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001218 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001219 return -EINVAL;
1220 }
1221
1222 /* 2 chips in parallel */
1223 mtd->size <<= 1;
1224 mtd->erasesize <<= 1;
1225 mtd->writesize <<= 1;
1226 mtd->oobsize <<= 1;
1227 chip->chipsize <<= 1;
1228 chip->page_shift += 1;
1229 chip->phys_erase_shift += 1;
1230 chip->bbt_erase_shift += 1;
1231 chip->chip_shift += 1;
1232 chip->pagemask <<= 1;
1233 chip->ecc.size <<= 1;
1234 chip->ecc.bytes <<= 1;
1235 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001236 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001237
1238 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001239}
1240
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001241int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001242{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001243 struct nand_chip *chip = &denali->nand;
1244 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001245 u32 features = ioread32(denali->reg + FEATURES);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001246 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001247
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001248 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001249 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001250
1251 init_completion(&denali->complete);
1252 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001253
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001254 denali_clear_irq_all(denali);
1255
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001256 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1257 IRQF_SHARED, DENALI_NAND_NAME, denali);
1258 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001259 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001260 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001261 }
1262
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001263 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001264 denali_reset_banks(denali);
1265
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001266 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001267
Masahiro Yamada63757d42017-03-23 05:07:18 +09001268 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001269 /* Fallback to the default name if DT did not give "label" property */
1270 if (!mtd->name)
1271 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001272
Masahiro Yamada1394a722017-03-23 05:07:17 +09001273 chip->select_chip = denali_select_chip;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001274 chip->read_byte = denali_read_byte;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001275 chip->write_byte = denali_write_byte;
1276 chip->read_word = denali_read_word;
1277 chip->cmd_ctrl = denali_cmd_ctrl;
1278 chip->dev_ready = denali_dev_ready;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001279 chip->waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001280
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001281 if (features & FEATURES__INDEX_ADDR) {
1282 denali->host_read = denali_indexed_read;
1283 denali->host_write = denali_indexed_write;
1284 } else {
1285 denali->host_read = denali_direct_read;
1286 denali->host_write = denali_direct_write;
1287 }
1288
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001289 /* clk rate info is needed for setup_data_interface */
1290 if (denali->clk_x_rate)
1291 chip->setup_data_interface = denali_setup_data_interface;
1292
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001293 ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1294 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001295 goto disable_irq;
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001296
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001297 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001298 denali->dma_avail = 1;
1299
1300 if (denali->dma_avail) {
1301 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1302
1303 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1304 if (ret) {
1305 dev_info(denali->dev,
1306 "Failed to set DMA mask. Disabling DMA.\n");
1307 denali->dma_avail = 0;
1308 }
Huang Shijiee07caa32013-12-21 00:02:28 +08001309 }
1310
Masahiro Yamada26d266e2017-06-13 22:45:45 +09001311 if (denali->dma_avail) {
Masahiro Yamada997cde22017-06-13 22:45:47 +09001312 chip->options |= NAND_USE_BOUNCE_BUFFER;
1313 chip->buf_align = 16;
Masahiro Yamada89dcb272017-09-22 12:46:49 +09001314 if (denali->caps & DENALI_CAP_DMA_64BIT)
1315 denali->setup_dma = denali_setup_dma64;
1316 else
1317 denali->setup_dma = denali_setup_dma32;
Chuanxiao.Dong664065242010-08-06 18:48:21 +08001318 }
1319
Masahiro Yamada1394a722017-03-23 05:07:17 +09001320 chip->bbt_options |= NAND_BBT_USE_FLASH;
Masahiro Yamada777f2d42017-06-13 22:45:49 +09001321 chip->bbt_options |= NAND_BBT_NO_OOB;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001322 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001323 chip->options |= NAND_NO_SUBPAGE_WRITE;
Graham Moored99d7282015-01-14 09:38:50 -06001324
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001325 ret = denali_ecc_setup(mtd, chip, denali);
1326 if (ret) {
1327 dev_err(denali->dev, "Failed to setup ECC settings.\n");
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001328 goto disable_irq;
Jason Robertsce082592010-05-13 15:57:33 +01001329 }
1330
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001331 dev_dbg(denali->dev,
1332 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1333 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1334
Masahiro Yamadae0d53b32017-09-22 12:46:43 +09001335 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1336 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001337 denali->reg + ECC_CORRECTION);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001338 iowrite32(mtd->erasesize / mtd->writesize,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001339 denali->reg + PAGES_PER_BLOCK);
Masahiro Yamada0615e7a2017-06-07 20:52:13 +09001340 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001341 denali->reg + DEVICE_WIDTH);
Masahiro Yamadaa3750a62017-09-13 11:05:51 +09001342 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1343 denali->reg + TWO_ROW_ADDR_CYCLES);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001344 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1345 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001346
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001347 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1348 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001349 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1350 iowrite32(mtd->writesize / chip->ecc.size,
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001351 denali->reg + CFG_NUM_DATA_BLOCKS);
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001352
Boris Brezillon14fad622016-02-03 20:00:11 +01001353 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001354
Masahiro Yamadafa6134e2017-06-13 22:45:39 +09001355 if (chip->options & NAND_BUSWIDTH_16) {
1356 chip->read_buf = denali_read_buf16;
1357 chip->write_buf = denali_write_buf16;
1358 } else {
1359 chip->read_buf = denali_read_buf;
1360 chip->write_buf = denali_write_buf;
1361 }
Masahiro Yamadab21ff822017-06-13 22:45:35 +09001362 chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
Masahiro Yamada1394a722017-03-23 05:07:17 +09001363 chip->ecc.read_page = denali_read_page;
1364 chip->ecc.read_page_raw = denali_read_page_raw;
1365 chip->ecc.write_page = denali_write_page;
1366 chip->ecc.write_page_raw = denali_write_page_raw;
1367 chip->ecc.read_oob = denali_read_oob;
1368 chip->ecc.write_oob = denali_write_oob;
1369 chip->erase = denali_erase;
Jason Robertsce082592010-05-13 15:57:33 +01001370
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001371 ret = denali_multidev_fixup(denali);
1372 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001373 goto disable_irq;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001374
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001375 /*
1376 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1377 * use devm_kmalloc() because the memory allocated by devm_ does not
1378 * guarantee DMA-safe alignment.
1379 */
1380 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1381 if (!denali->buf) {
1382 ret = -ENOMEM;
1383 goto disable_irq;
1384 }
1385
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001386 ret = nand_scan_tail(mtd);
1387 if (ret)
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001388 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001389
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001390 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001391 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001392 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001393 goto free_buf;
Jason Robertsce082592010-05-13 15:57:33 +01001394 }
1395 return 0;
1396
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001397free_buf:
1398 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001399disable_irq:
1400 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001401
Jason Robertsce082592010-05-13 15:57:33 +01001402 return ret;
1403}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001404EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001405
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001406void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001407{
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001408 struct mtd_info *mtd = nand_to_mtd(&denali->nand);
Boris BREZILLON320092a2015-12-11 15:02:34 +01001409
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001410 nand_release(mtd);
Masahiro Yamada7d370b22017-06-13 22:45:48 +09001411 kfree(denali->buf);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001412 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001413}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001414EXPORT_SYMBOL(denali_remove);