blob: d3a1e71045567e902908424fa7104fb61361d229 [file] [log] [blame]
Fabio Estevam79650592018-05-02 16:18:27 -03001// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07004
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +08008#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070010#include <linux/err.h>
11#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070012#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070019#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
21#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070025
Robin Gongf62cacc2014-09-11 09:18:44 +080026#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020027#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028
29#define DRIVER_NAME "spi_imx"
30
31#define MXC_CSPIRXDATA 0x00
32#define MXC_CSPITXDATA 0x04
33#define MXC_CSPICTRL 0x08
34#define MXC_CSPIINT 0x0c
35#define MXC_RESET 0x1c
36
37/* generic defines to abstract from the different register layouts */
38#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
39#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
jiada wang71abd292017-09-05 14:12:32 +090040#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042/* The maximum bytes that a sdma BD can transfer.*/
43#define MAX_SDMA_BD_BYTES (1 << 15)
jiada wang1673c812017-08-10 13:50:08 +090044#define MX51_ECSPI_CTRL_MAX_BURST 512
jiada wang71abd292017-09-05 14:12:32 +090045/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
46#define MX53_MAX_TRANSFER_BYTES 512
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070047
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020048enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080049 IMX1_CSPI,
50 IMX21_CSPI,
51 IMX27_CSPI,
52 IMX31_CSPI,
53 IMX35_CSPI, /* CSPI on all i.mx except above */
jiada wang26e4bb82017-06-08 14:16:01 +090054 IMX51_ECSPI, /* ECSPI on i.mx51 */
55 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020056};
57
58struct spi_imx_data;
59
60struct spi_imx_devtype_data {
61 void (*intctrl)(struct spi_imx_data *, int);
Uwe Kleine-Könige6972712018-11-30 07:47:05 +010062 int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
Sascha Hauerd52345b2017-06-02 07:38:01 +020063 int (*config)(struct spi_device *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020064 void (*trigger)(struct spi_imx_data *);
65 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020066 void (*reset)(struct spi_imx_data *);
Robin Gong987a2df2018-10-10 10:32:42 +000067 void (*setup_wml)(struct spi_imx_data *);
jiada wang71abd292017-09-05 14:12:32 +090068 void (*disable)(struct spi_imx_data *);
jiada wangfd8d4e22017-06-08 14:16:00 +090069 bool has_dmamode;
jiada wang71abd292017-09-05 14:12:32 +090070 bool has_slavemode;
jiada wangfd8d4e22017-06-08 14:16:00 +090071 unsigned int fifo_size;
jiada wang1673c812017-08-10 13:50:08 +090072 bool dynamic_burst;
Shawn Guo04ee5852011-07-10 01:16:39 +080073 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074};
75
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070076struct spi_imx_data {
77 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010078 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070079
80 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020081 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010082 unsigned long base_phys;
83
Sascha Haueraa29d8402012-03-07 09:30:22 +010084 struct clk *clk_per;
85 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070086 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010087 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070088
Sascha Hauerd52345b2017-06-02 07:38:01 +020089 unsigned int speed_hz;
90 unsigned int bits_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020091 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010092
jiada wang1673c812017-08-10 13:50:08 +090093 unsigned int count, remainder;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 void (*tx)(struct spi_imx_data *);
95 void (*rx)(struct spi_imx_data *);
96 void *rx_buf;
97 const void *tx_buf;
98 unsigned int txfifo; /* number of words pushed in tx FIFO */
Maxime Chevallier2ca300a2018-07-17 16:31:54 +020099 unsigned int dynamic_burst;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700100
jiada wang71abd292017-09-05 14:12:32 +0900101 /* Slave mode */
102 bool slave_mode;
103 bool slave_aborted;
104 unsigned int slave_burst;
105
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100108 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 struct completion dma_rx_completion;
110 struct completion dma_tx_completion;
111
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200112 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a876172015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
jiada wang26e4bb82017-06-08 14:16:01 +0900130static inline int is_imx53_ecspi(struct spi_imx_data *d)
131{
132 return d->devtype_data->devtype == IMX53_ECSPI;
133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200144 \
145 spi_imx->remainder -= sizeof(type); \
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700146}
147
148#define MXC_SPI_BUF_TX(type) \
149static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
150{ \
151 type val = 0; \
152 \
153 if (spi_imx->tx_buf) { \
154 val = *(type *)spi_imx->tx_buf; \
155 spi_imx->tx_buf += sizeof(type); \
156 } \
157 \
158 spi_imx->count -= sizeof(type); \
159 \
160 writel(val, spi_imx->base + MXC_CSPITXDATA); \
161}
162
163MXC_SPI_BUF_RX(u8)
164MXC_SPI_BUF_TX(u8)
165MXC_SPI_BUF_RX(u16)
166MXC_SPI_BUF_TX(u16)
167MXC_SPI_BUF_RX(u32)
168MXC_SPI_BUF_TX(u32)
169
170/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
171 * (which is currently not the case in this driver)
172 */
173static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
174 256, 384, 512, 768, 1024};
175
176/* MX21, MX27 */
177static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100178 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179{
Shawn Guo04ee5852011-07-10 01:16:39 +0800180 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700181
182 for (i = 2; i < max; i++)
183 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100184 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700185
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100186 *fres = fin / mxc_clkdivs[i];
187 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188}
189
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200190/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700191static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200192 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700193{
194 int i, div = 4;
195
196 for (i = 0; i < 7; i++) {
197 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200198 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700199 div <<= 1;
200 }
201
Martin Kaiser2636ba82016-09-01 22:38:40 +0200202out:
203 *fres = fin / div;
204 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700205}
206
Sascha Hauer2e312f62017-06-02 07:38:04 +0200207static int spi_imx_bytes_per_word(const int bits_per_word)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100208{
Maxime Chevallierafb272082018-07-17 16:31:52 +0200209 if (bits_per_word <= 8)
210 return 1;
211 else if (bits_per_word <= 16)
212 return 2;
213 else
214 return 4;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100215}
216
Robin Gongf62cacc2014-09-11 09:18:44 +0800217static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
218 struct spi_transfer *transfer)
219{
220 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
221
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100222 if (!master->dma_rx)
223 return false;
224
jiada wang71abd292017-09-05 14:12:32 +0900225 if (spi_imx->slave_mode)
226 return false;
227
Robin Gong133eb8e2018-10-10 10:32:48 +0000228 if (transfer->len < spi_imx->devtype_data->fifo_size)
229 return false;
230
jiada wang1673c812017-08-10 13:50:08 +0900231 spi_imx->dynamic_burst = 0;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100232
233 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800234}
235
Shawn Guo66de7572011-07-10 01:16:37 +0800236#define MX51_ECSPI_CTRL 0x08
237#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
238#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800239#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800240#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200241#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800242#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
243#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
244#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
245#define MX51_ECSPI_CTRL_BL_OFFSET 20
jiada wang1673c812017-08-10 13:50:08 +0900246#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200247
Shawn Guo66de7572011-07-10 01:16:37 +0800248#define MX51_ECSPI_CONFIG 0x0c
249#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
250#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
251#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
252#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200253#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200254
Shawn Guo66de7572011-07-10 01:16:37 +0800255#define MX51_ECSPI_INT 0x10
256#define MX51_ECSPI_INT_TEEN (1 << 0)
257#define MX51_ECSPI_INT_RREN (1 << 3)
jiada wang71abd292017-09-05 14:12:32 +0900258#define MX51_ECSPI_INT_RDREN (1 << 4)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200259
Robin Gongf62cacc2014-09-11 09:18:44 +0800260#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100261#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
262#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
263#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800264
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100265#define MX51_ECSPI_DMA_TEDEN (1 << 7)
266#define MX51_ECSPI_DMA_RXDEN (1 << 23)
267#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800268
Shawn Guo66de7572011-07-10 01:16:37 +0800269#define MX51_ECSPI_STAT 0x18
270#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200271
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200272#define MX51_ECSPI_TESTREG 0x20
273#define MX51_ECSPI_TESTREG_LBC BIT(31)
274
jiada wang1673c812017-08-10 13:50:08 +0900275static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
276{
277 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200278#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900279 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200280#endif
jiada wang1673c812017-08-10 13:50:08 +0900281
282 if (spi_imx->rx_buf) {
283#ifdef __LITTLE_ENDIAN
284 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
285 if (bytes_per_word == 1)
286 val = cpu_to_be32(val);
287 else if (bytes_per_word == 2)
288 val = (val << 16) | (val >> 16);
289#endif
jiada wang1673c812017-08-10 13:50:08 +0900290 *(u32 *)spi_imx->rx_buf = val;
291 spi_imx->rx_buf += sizeof(u32);
292 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200293
294 spi_imx->remainder -= sizeof(u32);
jiada wang1673c812017-08-10 13:50:08 +0900295}
296
297static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
298{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200299 int unaligned;
300 u32 val;
jiada wang1673c812017-08-10 13:50:08 +0900301
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200302 unaligned = spi_imx->remainder % 4;
303
304 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900305 spi_imx_buf_rx_swap_u32(spi_imx);
306 return;
307 }
308
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200309 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900310 spi_imx_buf_rx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200311 return;
312 }
313
314 val = readl(spi_imx->base + MXC_CSPIRXDATA);
315
316 while (unaligned--) {
317 if (spi_imx->rx_buf) {
318 *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
319 spi_imx->rx_buf++;
320 }
321 spi_imx->remainder--;
322 }
jiada wang1673c812017-08-10 13:50:08 +0900323}
324
325static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
326{
327 u32 val = 0;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200328#ifdef __LITTLE_ENDIAN
jiada wang1673c812017-08-10 13:50:08 +0900329 unsigned int bytes_per_word;
Arnd Bergmann5904c9d2017-08-23 15:34:43 +0200330#endif
jiada wang1673c812017-08-10 13:50:08 +0900331
332 if (spi_imx->tx_buf) {
333 val = *(u32 *)spi_imx->tx_buf;
jiada wang1673c812017-08-10 13:50:08 +0900334 spi_imx->tx_buf += sizeof(u32);
335 }
336
337 spi_imx->count -= sizeof(u32);
338#ifdef __LITTLE_ENDIAN
339 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
340
341 if (bytes_per_word == 1)
342 val = cpu_to_be32(val);
343 else if (bytes_per_word == 2)
344 val = (val << 16) | (val >> 16);
345#endif
346 writel(val, spi_imx->base + MXC_CSPITXDATA);
347}
348
349static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
350{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200351 int unaligned;
352 u32 val = 0;
jiada wang1673c812017-08-10 13:50:08 +0900353
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200354 unaligned = spi_imx->count % 4;
jiada wang1673c812017-08-10 13:50:08 +0900355
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200356 if (!unaligned) {
jiada wang1673c812017-08-10 13:50:08 +0900357 spi_imx_buf_tx_swap_u32(spi_imx);
358 return;
359 }
360
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200361 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
jiada wang1673c812017-08-10 13:50:08 +0900362 spi_imx_buf_tx_u16(spi_imx);
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200363 return;
364 }
365
366 while (unaligned--) {
367 if (spi_imx->tx_buf) {
368 val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
369 spi_imx->tx_buf++;
370 }
371 spi_imx->count--;
372 }
373
374 writel(val, spi_imx->base + MXC_CSPITXDATA);
jiada wang1673c812017-08-10 13:50:08 +0900375}
376
jiada wang71abd292017-09-05 14:12:32 +0900377static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
378{
379 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
380
381 if (spi_imx->rx_buf) {
382 int n_bytes = spi_imx->slave_burst % sizeof(val);
383
384 if (!n_bytes)
385 n_bytes = sizeof(val);
386
387 memcpy(spi_imx->rx_buf,
388 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
389
390 spi_imx->rx_buf += n_bytes;
391 spi_imx->slave_burst -= n_bytes;
392 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +0200393
394 spi_imx->remainder -= sizeof(u32);
jiada wang71abd292017-09-05 14:12:32 +0900395}
396
397static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
398{
399 u32 val = 0;
400 int n_bytes = spi_imx->count % sizeof(val);
401
402 if (!n_bytes)
403 n_bytes = sizeof(val);
404
405 if (spi_imx->tx_buf) {
406 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
407 spi_imx->tx_buf, n_bytes);
408 val = cpu_to_be32(val);
409 spi_imx->tx_buf += n_bytes;
410 }
411
412 spi_imx->count -= n_bytes;
413
414 writel(val, spi_imx->base + MXC_CSPITXDATA);
415}
416
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200417/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100418static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
419 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200420{
421 /*
422 * there are two 4-bit dividers, the pre-divider divides by
423 * $pre, the post-divider by 2^$post
424 */
425 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100426 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200427
428 if (unlikely(fspi > fin))
429 return 0;
430
431 post = fls(fin) - fls(fspi);
432 if (fin > fspi << post)
433 post++;
434
435 /* now we have: (fin <= fspi << post) with post being minimal */
436
437 post = max(4U, post) - 4;
438 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100439 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
440 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200441 return 0xff;
442 }
443
444 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
445
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100446 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200447 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100448
449 /* Resulting frequency for the SCLK line. */
450 *fres = (fin / (pre + 1)) >> post;
451
Shawn Guo66de7572011-07-10 01:16:37 +0800452 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
453 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200454}
455
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300456static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200457{
458 unsigned val = 0;
459
460 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800461 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200462
463 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800464 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200465
jiada wang71abd292017-09-05 14:12:32 +0900466 if (enable & MXC_INT_RDR)
467 val |= MX51_ECSPI_INT_RDREN;
468
Shawn Guo66de7572011-07-10 01:16:37 +0800469 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200470}
471
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300472static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200473{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100474 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200475
Sascha Hauerb03c3882016-02-24 09:20:32 +0100476 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
477 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800478 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200479}
480
jiada wang71abd292017-09-05 14:12:32 +0900481static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
482{
483 u32 ctrl;
484
485 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
486 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
487 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
488}
489
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100490static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
491 struct spi_message *msg)
492{
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100493 struct spi_device *spi = msg->spi;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100494 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100495 u32 testreg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100496 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200497
jiada wang71abd292017-09-05 14:12:32 +0900498 /* set Master or Slave mode */
499 if (spi_imx->slave_mode)
500 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
501 else
502 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200503
Leif Middelschultef72efa72017-04-23 21:19:58 +0200504 /*
505 * Enable SPI_RDY handling (falling edge/level triggered).
506 */
507 if (spi->mode & SPI_READY)
508 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
509
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200510 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300511 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200512
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100513 /*
514 * The ctrl register must be written first, with the EN bit set other
515 * registers must not be written to.
516 */
517 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
518
519 testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
520 if (spi->mode & SPI_LOOP)
521 testreg |= MX51_ECSPI_TESTREG_LBC;
jiada wang71abd292017-09-05 14:12:32 +0900522 else
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100523 testreg &= ~MX51_ECSPI_TESTREG_LBC;
524 writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200525
jiada wang71abd292017-09-05 14:12:32 +0900526 /*
527 * eCSPI burst completion by Chip Select signal in Slave mode
528 * is not functional for imx53 Soc, config SPI burst completed when
529 * BURST_LENGTH + 1 bits are received
530 */
531 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
532 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
533 else
534 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200535
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300536 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300537 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100538 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300539 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200540
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300541 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300542 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
543 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100544 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300545 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
546 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200547 }
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100548
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300549 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300550 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100551 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300552 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200553
Uwe Kleine-König00b80ac2018-11-30 07:47:06 +0100554 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
555
556 return 0;
557}
558
559static int mx51_ecspi_config(struct spi_device *spi)
560{
561 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
562 u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
563 u32 clk = spi_imx->speed_hz, delay;
564
565 /* Clear BL field and set the right value */
566 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
567 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
568 ctrl |= (spi_imx->slave_burst * 8 - 1)
569 << MX51_ECSPI_CTRL_BL_OFFSET;
570 else
571 ctrl |= (spi_imx->bits_per_word - 1)
572 << MX51_ECSPI_CTRL_BL_OFFSET;
573
574 /* set clock speed */
575 ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
576 0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
577 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
578 spi_imx->spi_bus_clk = clk;
579
Sascha Hauerb03c3882016-02-24 09:20:32 +0100580 if (spi_imx->usedma)
581 ctrl |= MX51_ECSPI_CTRL_SMC;
582
Anton Bondarenkof677f172015-12-08 07:43:43 +0100583 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
584
Marek Vasut6fd8b852013-12-18 18:31:47 +0100585 /*
586 * Wait until the changes in the configuration register CONFIGREG
587 * propagate into the hardware. It takes exactly one tick of the
588 * SCLK clock, but we will wait two SCLK clock just to be sure. The
589 * effect of the delay it takes for the hardware to apply changes
590 * is noticable if the SCLK clock run very slow. In such a case, if
591 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
592 * be asserted before the SCLK polarity changes, which would disrupt
593 * the SPI communication as the device on the other end would consider
594 * the change of SCLK polarity as a clock tick already.
595 */
596 delay = (2 * 1000000) / clk;
597 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
598 udelay(delay);
599 else /* SCLK is _very_ slow */
600 usleep_range(delay, delay + 10);
601
Robin Gong987a2df2018-10-10 10:32:42 +0000602 return 0;
603}
604
605static void mx51_setup_wml(struct spi_imx_data *spi_imx)
606{
Robin Gongf62cacc2014-09-11 09:18:44 +0800607 /*
608 * Configure the DMA register: setup the watermark
609 * and enable DMA request.
610 */
Robin Gong5ba5a372018-10-10 10:32:45 +0000611 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100612 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
613 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100614 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
615 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200616}
617
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300618static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200619{
Shawn Guo66de7572011-07-10 01:16:37 +0800620 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200621}
622
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300623static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200624{
625 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800626 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200627 readl(spi_imx->base + MXC_CSPIRXDATA);
628}
629
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700630#define MX31_INTREG_TEEN (1 << 0)
631#define MX31_INTREG_RREN (1 << 3)
632
633#define MX31_CSPICTRL_ENABLE (1 << 0)
634#define MX31_CSPICTRL_MASTER (1 << 1)
635#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200636#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700637#define MX31_CSPICTRL_POL (1 << 4)
638#define MX31_CSPICTRL_PHA (1 << 5)
639#define MX31_CSPICTRL_SSCTL (1 << 6)
640#define MX31_CSPICTRL_SSPOL (1 << 7)
641#define MX31_CSPICTRL_BC_SHIFT 8
642#define MX35_CSPICTRL_BL_SHIFT 20
643#define MX31_CSPICTRL_CS_SHIFT 24
644#define MX35_CSPICTRL_CS_SHIFT 12
645#define MX31_CSPICTRL_DR_SHIFT 16
646
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200647#define MX31_CSPI_DMAREG 0x10
648#define MX31_DMAREG_RH_DEN (1<<4)
649#define MX31_DMAREG_TH_DEN (1<<1)
650
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700651#define MX31_CSPISTATUS 0x14
652#define MX31_STATUS_RR (1 << 3)
653
Martin Kaiser15ca9212016-09-01 22:39:58 +0200654#define MX31_CSPI_TESTREG 0x1C
655#define MX31_TEST_LBC (1 << 14)
656
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700657/* These functions also work for the i.MX35, but be aware that
658 * the i.MX35 has a slightly different register layout for bits
659 * we do not use here.
660 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300661static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700662{
663 unsigned int val = 0;
664
665 if (enable & MXC_INT_TE)
666 val |= MX31_INTREG_TEEN;
667 if (enable & MXC_INT_RR)
668 val |= MX31_INTREG_RREN;
669
670 writel(val, spi_imx->base + MXC_CSPIINT);
671}
672
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300673static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700674{
675 unsigned int reg;
676
677 reg = readl(spi_imx->base + MXC_CSPICTRL);
678 reg |= MX31_CSPICTRL_XCH;
679 writel(reg, spi_imx->base + MXC_CSPICTRL);
680}
681
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100682static int mx31_prepare_message(struct spi_imx_data *spi_imx,
683 struct spi_message *msg)
684{
685 return 0;
686}
687
Sascha Hauerd52345b2017-06-02 07:38:01 +0200688static int mx31_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700689{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300690 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700691 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200692 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700693
Sascha Hauerd52345b2017-06-02 07:38:01 +0200694 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700695 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200696 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700697
Shawn Guo04ee5852011-07-10 01:16:39 +0800698 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200699 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800700 reg |= MX31_CSPICTRL_SSCTL;
701 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200702 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800703 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700704
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300705 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700706 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300707 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700708 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300709 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700710 reg |= MX31_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000711 if (!gpio_is_valid(spi->cs_gpio))
712 reg |= (spi->chip_select) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800713 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
714 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200715
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200716 if (spi_imx->usedma)
717 reg |= MX31_CSPICTRL_SMC;
718
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200719 writel(reg, spi_imx->base + MXC_CSPICTRL);
720
Martin Kaiser15ca9212016-09-01 22:39:58 +0200721 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
722 if (spi->mode & SPI_LOOP)
723 reg |= MX31_TEST_LBC;
724 else
725 reg &= ~MX31_TEST_LBC;
726 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
727
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200728 if (spi_imx->usedma) {
729 /* configure DMA requests when RXFIFO is half full and
730 when TXFIFO is half empty */
731 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
732 spi_imx->base + MX31_CSPI_DMAREG);
733 }
734
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200735 return 0;
736}
737
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300738static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700739{
740 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
741}
742
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300743static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200744{
745 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800746 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200747 readl(spi_imx->base + MXC_CSPIRXDATA);
748}
749
Shawn Guo3451fb12011-07-10 01:16:36 +0800750#define MX21_INTREG_RR (1 << 4)
751#define MX21_INTREG_TEEN (1 << 9)
752#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700753
Shawn Guo3451fb12011-07-10 01:16:36 +0800754#define MX21_CSPICTRL_POL (1 << 5)
755#define MX21_CSPICTRL_PHA (1 << 6)
756#define MX21_CSPICTRL_SSPOL (1 << 8)
757#define MX21_CSPICTRL_XCH (1 << 9)
758#define MX21_CSPICTRL_ENABLE (1 << 10)
759#define MX21_CSPICTRL_MASTER (1 << 11)
760#define MX21_CSPICTRL_DR_SHIFT 14
761#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700762
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300763static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700764{
765 unsigned int val = 0;
766
767 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800768 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700769 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800770 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700771
772 writel(val, spi_imx->base + MXC_CSPIINT);
773}
774
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300775static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700776{
777 unsigned int reg;
778
779 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800780 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700781 writel(reg, spi_imx->base + MXC_CSPICTRL);
782}
783
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100784static int mx21_prepare_message(struct spi_imx_data *spi_imx,
785 struct spi_message *msg)
786{
787 return 0;
788}
789
Sascha Hauerd52345b2017-06-02 07:38:01 +0200790static int mx21_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700791{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300792 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800793 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800794 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100795 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700796
Sascha Hauerd52345b2017-06-02 07:38:01 +0200797 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100798 << MX21_CSPICTRL_DR_SHIFT;
799 spi_imx->spi_bus_clk = clk;
800
Sascha Hauerd52345b2017-06-02 07:38:01 +0200801 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700802
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300803 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800804 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300805 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800806 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300807 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800808 reg |= MX21_CSPICTRL_SSPOL;
Greg Ungerer602c8f42017-07-11 14:22:11 +1000809 if (!gpio_is_valid(spi->cs_gpio))
810 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700811
812 writel(reg, spi_imx->base + MXC_CSPICTRL);
813
814 return 0;
815}
816
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300817static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700818{
Shawn Guo3451fb12011-07-10 01:16:36 +0800819 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700820}
821
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300822static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200823{
824 writel(1, spi_imx->base + MXC_RESET);
825}
826
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700827#define MX1_INTREG_RR (1 << 3)
828#define MX1_INTREG_TEEN (1 << 8)
829#define MX1_INTREG_RREN (1 << 11)
830
831#define MX1_CSPICTRL_POL (1 << 4)
832#define MX1_CSPICTRL_PHA (1 << 5)
833#define MX1_CSPICTRL_XCH (1 << 8)
834#define MX1_CSPICTRL_ENABLE (1 << 9)
835#define MX1_CSPICTRL_MASTER (1 << 10)
836#define MX1_CSPICTRL_DR_SHIFT 13
837
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300838static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700839{
840 unsigned int val = 0;
841
842 if (enable & MXC_INT_TE)
843 val |= MX1_INTREG_TEEN;
844 if (enable & MXC_INT_RR)
845 val |= MX1_INTREG_RREN;
846
847 writel(val, spi_imx->base + MXC_CSPIINT);
848}
849
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300850static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700851{
852 unsigned int reg;
853
854 reg = readl(spi_imx->base + MXC_CSPICTRL);
855 reg |= MX1_CSPICTRL_XCH;
856 writel(reg, spi_imx->base + MXC_CSPICTRL);
857}
858
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100859static int mx1_prepare_message(struct spi_imx_data *spi_imx,
860 struct spi_message *msg)
861{
862 return 0;
863}
864
Sascha Hauerd52345b2017-06-02 07:38:01 +0200865static int mx1_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700866{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300867 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700868 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200869 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700870
Sascha Hauerd52345b2017-06-02 07:38:01 +0200871 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700872 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200873 spi_imx->spi_bus_clk = clk;
874
Sascha Hauerd52345b2017-06-02 07:38:01 +0200875 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700876
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300877 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700878 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300879 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700880 reg |= MX1_CSPICTRL_POL;
881
882 writel(reg, spi_imx->base + MXC_CSPICTRL);
883
884 return 0;
885}
886
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300887static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700888{
889 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
890}
891
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300892static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200893{
894 writel(1, spi_imx->base + MXC_RESET);
895}
896
Shawn Guo04ee5852011-07-10 01:16:39 +0800897static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
898 .intctrl = mx1_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100899 .prepare_message = mx1_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800900 .config = mx1_config,
901 .trigger = mx1_trigger,
902 .rx_available = mx1_rx_available,
903 .reset = mx1_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900904 .fifo_size = 8,
905 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900906 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900907 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800908 .devtype = IMX1_CSPI,
909};
910
911static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
912 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100913 .prepare_message = mx21_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800914 .config = mx21_config,
915 .trigger = mx21_trigger,
916 .rx_available = mx21_rx_available,
917 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900918 .fifo_size = 8,
919 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900920 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900921 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800922 .devtype = IMX21_CSPI,
923};
924
925static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
926 /* i.mx27 cspi shares the functions with i.mx21 one */
927 .intctrl = mx21_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100928 .prepare_message = mx21_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800929 .config = mx21_config,
930 .trigger = mx21_trigger,
931 .rx_available = mx21_rx_available,
932 .reset = mx21_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900933 .fifo_size = 8,
934 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900935 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900936 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800937 .devtype = IMX27_CSPI,
938};
939
940static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
941 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100942 .prepare_message = mx31_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800943 .config = mx31_config,
944 .trigger = mx31_trigger,
945 .rx_available = mx31_rx_available,
946 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900947 .fifo_size = 8,
948 .has_dmamode = false,
jiada wang1673c812017-08-10 13:50:08 +0900949 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900950 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800951 .devtype = IMX31_CSPI,
952};
953
954static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
955 /* i.mx35 and later cspi shares the functions with i.mx31 one */
956 .intctrl = mx31_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100957 .prepare_message = mx31_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800958 .config = mx31_config,
959 .trigger = mx31_trigger,
960 .rx_available = mx31_rx_available,
961 .reset = mx31_reset,
jiada wangfd8d4e22017-06-08 14:16:00 +0900962 .fifo_size = 8,
963 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900964 .dynamic_burst = false,
jiada wang71abd292017-09-05 14:12:32 +0900965 .has_slavemode = false,
Shawn Guo04ee5852011-07-10 01:16:39 +0800966 .devtype = IMX35_CSPI,
967};
968
969static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
970 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100971 .prepare_message = mx51_ecspi_prepare_message,
Shawn Guo04ee5852011-07-10 01:16:39 +0800972 .config = mx51_ecspi_config,
973 .trigger = mx51_ecspi_trigger,
974 .rx_available = mx51_ecspi_rx_available,
975 .reset = mx51_ecspi_reset,
Robin Gong987a2df2018-10-10 10:32:42 +0000976 .setup_wml = mx51_setup_wml,
jiada wangfd8d4e22017-06-08 14:16:00 +0900977 .fifo_size = 64,
978 .has_dmamode = true,
jiada wang1673c812017-08-10 13:50:08 +0900979 .dynamic_burst = true,
jiada wang71abd292017-09-05 14:12:32 +0900980 .has_slavemode = true,
981 .disable = mx51_ecspi_disable,
Shawn Guo04ee5852011-07-10 01:16:39 +0800982 .devtype = IMX51_ECSPI,
983};
984
jiada wang26e4bb82017-06-08 14:16:01 +0900985static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
986 .intctrl = mx51_ecspi_intctrl,
Uwe Kleine-Könige6972712018-11-30 07:47:05 +0100987 .prepare_message = mx51_ecspi_prepare_message,
jiada wang26e4bb82017-06-08 14:16:01 +0900988 .config = mx51_ecspi_config,
989 .trigger = mx51_ecspi_trigger,
990 .rx_available = mx51_ecspi_rx_available,
991 .reset = mx51_ecspi_reset,
992 .fifo_size = 64,
993 .has_dmamode = true,
jiada wang71abd292017-09-05 14:12:32 +0900994 .has_slavemode = true,
995 .disable = mx51_ecspi_disable,
jiada wang26e4bb82017-06-08 14:16:01 +0900996 .devtype = IMX53_ECSPI,
997};
998
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900999static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +08001000 {
1001 .name = "imx1-cspi",
1002 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
1003 }, {
1004 .name = "imx21-cspi",
1005 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
1006 }, {
1007 .name = "imx27-cspi",
1008 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
1009 }, {
1010 .name = "imx31-cspi",
1011 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
1012 }, {
1013 .name = "imx35-cspi",
1014 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
1015 }, {
1016 .name = "imx51-ecspi",
1017 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1018 }, {
jiada wang26e4bb82017-06-08 14:16:01 +09001019 .name = "imx53-ecspi",
1020 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1021 }, {
Shawn Guo04ee5852011-07-10 01:16:39 +08001022 /* sentinel */
1023 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001024};
1025
Shawn Guo22a85e42011-07-10 01:16:41 +08001026static const struct of_device_id spi_imx_dt_ids[] = {
1027 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
1028 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
1029 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
1030 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
1031 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
1032 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
jiada wang26e4bb82017-06-08 14:16:01 +09001033 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
Shawn Guo22a85e42011-07-10 01:16:41 +08001034 { /* sentinel */ }
1035};
Niels de Vos27743e02013-07-29 09:38:05 +02001036MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +08001037
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001038static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1039{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001040 int active = is_active != BITBANG_CS_INACTIVE;
1041 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001042
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001043 if (spi->mode & SPI_NO_CS)
1044 return;
1045
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001046 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001047 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001048
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001049 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001050}
1051
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001052static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1053{
1054 u32 ctrl;
1055
1056 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1057 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1058 ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1059 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1060}
1061
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001062static void spi_imx_push(struct spi_imx_data *spi_imx)
1063{
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001064 unsigned int burst_len, fifo_words;
1065
1066 if (spi_imx->dynamic_burst)
1067 fifo_words = 4;
1068 else
1069 fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1070 /*
1071 * Reload the FIFO when the remaining bytes to be transferred in the
1072 * current burst is 0. This only applies when bits_per_word is a
1073 * multiple of 8.
1074 */
1075 if (!spi_imx->remainder) {
1076 if (spi_imx->dynamic_burst) {
1077
1078 /* We need to deal unaligned data first */
1079 burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1080
1081 if (!burst_len)
1082 burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1083
1084 spi_imx_set_burst_len(spi_imx, burst_len * 8);
1085
1086 spi_imx->remainder = burst_len;
1087 } else {
1088 spi_imx->remainder = fifo_words;
1089 }
1090 }
1091
jiada wangfd8d4e22017-06-08 14:16:00 +09001092 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001093 if (!spi_imx->count)
1094 break;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001095 if (spi_imx->dynamic_burst &&
1096 spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1097 fifo_words))
jiada wang1673c812017-08-10 13:50:08 +09001098 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001099 spi_imx->tx(spi_imx);
1100 spi_imx->txfifo++;
1101 }
1102
jiada wang71abd292017-09-05 14:12:32 +09001103 if (!spi_imx->slave_mode)
1104 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001105}
1106
1107static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1108{
1109 struct spi_imx_data *spi_imx = dev_id;
1110
jiada wang71abd292017-09-05 14:12:32 +09001111 while (spi_imx->txfifo &&
1112 spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001113 spi_imx->rx(spi_imx);
1114 spi_imx->txfifo--;
1115 }
1116
1117 if (spi_imx->count) {
1118 spi_imx_push(spi_imx);
1119 return IRQ_HANDLED;
1120 }
1121
1122 if (spi_imx->txfifo) {
1123 /* No data left to push, but still waiting for rx data,
1124 * enable receive data available interrupt.
1125 */
Shawn Guoedd501bb2011-07-10 01:16:35 +08001126 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001127 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001128 return IRQ_HANDLED;
1129 }
1130
Shawn Guoedd501bb2011-07-10 01:16:35 +08001131 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001132 complete(&spi_imx->xfer_done);
1133
1134 return IRQ_HANDLED;
1135}
1136
Sascha Hauer65017ee2017-06-02 07:38:03 +02001137static int spi_imx_dma_configure(struct spi_master *master)
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001138{
1139 int ret;
1140 enum dma_slave_buswidth buswidth;
1141 struct dma_slave_config rx = {}, tx = {};
1142 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1143
Sascha Hauer65017ee2017-06-02 07:38:03 +02001144 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001145 case 4:
1146 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1147 break;
1148 case 2:
1149 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1150 break;
1151 case 1:
1152 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1153 break;
1154 default:
1155 return -EINVAL;
1156 }
1157
1158 tx.direction = DMA_MEM_TO_DEV;
1159 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1160 tx.dst_addr_width = buswidth;
1161 tx.dst_maxburst = spi_imx->wml;
1162 ret = dmaengine_slave_config(master->dma_tx, &tx);
1163 if (ret) {
1164 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1165 return ret;
1166 }
1167
1168 rx.direction = DMA_DEV_TO_MEM;
1169 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1170 rx.src_addr_width = buswidth;
1171 rx.src_maxburst = spi_imx->wml;
1172 ret = dmaengine_slave_config(master->dma_rx, &rx);
1173 if (ret) {
1174 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1175 return ret;
1176 }
1177
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001178 return 0;
1179}
1180
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001181static int spi_imx_setupxfer(struct spi_device *spi,
1182 struct spi_transfer *t)
1183{
1184 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001185
Sascha Hauerabb1ff12017-06-02 07:37:59 +02001186 if (!t)
1187 return 0;
1188
Sascha Hauerd52345b2017-06-02 07:38:01 +02001189 spi_imx->bits_per_word = t->bits_per_word;
1190 spi_imx->speed_hz = t->speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001191
Maxime Chevallier2801b2f52018-07-17 16:31:51 +02001192 /*
1193 * Initialize the functions for transfer. To transfer non byte-aligned
1194 * words, we have to use multiple word-size bursts, we can't use
1195 * dynamic_burst in that case.
1196 */
1197 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1198 (spi_imx->bits_per_word == 8 ||
1199 spi_imx->bits_per_word == 16 ||
1200 spi_imx->bits_per_word == 32)) {
jiada wang1673c812017-08-10 13:50:08 +09001201
jiada wang1673c812017-08-10 13:50:08 +09001202 spi_imx->rx = spi_imx_buf_rx_swap;
1203 spi_imx->tx = spi_imx_buf_tx_swap;
1204 spi_imx->dynamic_burst = 1;
jiada wang1673c812017-08-10 13:50:08 +09001205
Sachin Kamat60514262013-05-30 13:38:09 +05301206 } else {
jiada wang1673c812017-08-10 13:50:08 +09001207 if (spi_imx->bits_per_word <= 8) {
1208 spi_imx->rx = spi_imx_buf_rx_u8;
1209 spi_imx->tx = spi_imx_buf_tx_u8;
1210 } else if (spi_imx->bits_per_word <= 16) {
1211 spi_imx->rx = spi_imx_buf_rx_u16;
1212 spi_imx->tx = spi_imx_buf_tx_u16;
1213 } else {
1214 spi_imx->rx = spi_imx_buf_rx_u32;
1215 spi_imx->tx = spi_imx_buf_tx_u32;
1216 }
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001217 spi_imx->dynamic_burst = 0;
Stephen Warren24778be2013-05-21 20:36:35 -06001218 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -07001219
Sascha Hauerc008a802016-02-24 09:20:26 +01001220 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1221 spi_imx->usedma = 1;
1222 else
1223 spi_imx->usedma = 0;
1224
jiada wang71abd292017-09-05 14:12:32 +09001225 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1226 spi_imx->rx = mx53_ecspi_rx_slave;
1227 spi_imx->tx = mx53_ecspi_tx_slave;
1228 spi_imx->slave_burst = t->len;
1229 }
1230
Sascha Hauerd52345b2017-06-02 07:38:01 +02001231 spi_imx->devtype_data->config(spi);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001232
1233 return 0;
1234}
1235
Robin Gongf62cacc2014-09-11 09:18:44 +08001236static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1237{
1238 struct spi_master *master = spi_imx->bitbang.master;
1239
1240 if (master->dma_rx) {
1241 dma_release_channel(master->dma_rx);
1242 master->dma_rx = NULL;
1243 }
1244
1245 if (master->dma_tx) {
1246 dma_release_channel(master->dma_tx);
1247 master->dma_tx = NULL;
1248 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001249}
1250
1251static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001252 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +08001253{
Robin Gongf62cacc2014-09-11 09:18:44 +08001254 int ret;
1255
Robin Gonga02bb402015-02-03 10:25:53 +08001256 /* use pio mode for i.mx6dl chip TKT238285 */
1257 if (of_machine_is_compatible("fsl,imx6dl"))
1258 return 0;
1259
jiada wangfd8d4e22017-06-08 14:16:00 +09001260 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +01001261
Robin Gongf62cacc2014-09-11 09:18:44 +08001262 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +01001263 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
1264 if (IS_ERR(master->dma_tx)) {
1265 ret = PTR_ERR(master->dma_tx);
1266 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1267 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001268 goto err;
1269 }
1270
Robin Gongf62cacc2014-09-11 09:18:44 +08001271 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +01001272 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
1273 if (IS_ERR(master->dma_rx)) {
1274 ret = PTR_ERR(master->dma_rx);
1275 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1276 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001277 goto err;
1278 }
1279
Robin Gongf62cacc2014-09-11 09:18:44 +08001280 init_completion(&spi_imx->dma_rx_completion);
1281 init_completion(&spi_imx->dma_tx_completion);
1282 master->can_dma = spi_imx_can_dma;
1283 master->max_dma_len = MAX_SDMA_BD_BYTES;
1284 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1285 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +08001286
1287 return 0;
1288err:
1289 spi_imx_sdma_exit(spi_imx);
1290 return ret;
1291}
1292
1293static void spi_imx_dma_rx_callback(void *cookie)
1294{
1295 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1296
1297 complete(&spi_imx->dma_rx_completion);
1298}
1299
1300static void spi_imx_dma_tx_callback(void *cookie)
1301{
1302 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1303
1304 complete(&spi_imx->dma_tx_completion);
1305}
1306
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001307static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1308{
1309 unsigned long timeout = 0;
1310
1311 /* Time with actual data transfer and CS change delay related to HW */
1312 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1313
1314 /* Add extra second for scheduler related activities */
1315 timeout += 1;
1316
1317 /* Double calculated timeout */
1318 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1319}
1320
Robin Gongf62cacc2014-09-11 09:18:44 +08001321static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1322 struct spi_transfer *transfer)
1323{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001324 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001325 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001326 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001327 struct spi_master *master = spi_imx->bitbang.master;
1328 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
Robin Gong5ba5a372018-10-10 10:32:45 +00001329 struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1330 unsigned int bytes_per_word, i;
Robin Gong987a2df2018-10-10 10:32:42 +00001331 int ret;
1332
Robin Gong5ba5a372018-10-10 10:32:45 +00001333 /* Get the right burst length from the last sg to ensure no tail data */
1334 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1335 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1336 if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1337 break;
1338 }
1339 /* Use 1 as wml in case no available burst length got */
1340 if (i == 0)
1341 i = 1;
1342
1343 spi_imx->wml = i;
1344
Robin Gong987a2df2018-10-10 10:32:42 +00001345 ret = spi_imx_dma_configure(master);
1346 if (ret)
1347 return ret;
1348
Robin Gong5ba5a372018-10-10 10:32:45 +00001349 if (!spi_imx->devtype_data->setup_wml) {
1350 dev_err(spi_imx->dev, "No setup_wml()?\n");
1351 return -EINVAL;
1352 }
Robin Gong987a2df2018-10-10 10:32:42 +00001353 spi_imx->devtype_data->setup_wml(spi_imx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001354
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001355 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001356 * The TX DMA setup starts the transfer, so make sure RX is configured
1357 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001358 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001359 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1360 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1361 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1362 if (!desc_rx)
1363 return -EINVAL;
1364
1365 desc_rx->callback = spi_imx_dma_rx_callback;
1366 desc_rx->callback_param = (void *)spi_imx;
1367 dmaengine_submit(desc_rx);
1368 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001369 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001370
1371 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1372 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1373 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1374 if (!desc_tx) {
1375 dmaengine_terminate_all(master->dma_tx);
1376 return -EINVAL;
1377 }
1378
1379 desc_tx->callback = spi_imx_dma_tx_callback;
1380 desc_tx->callback_param = (void *)spi_imx;
1381 dmaengine_submit(desc_tx);
1382 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001383 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001384
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001385 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1386
Robin Gongf62cacc2014-09-11 09:18:44 +08001387 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001388 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001389 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001390 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001391 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001392 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001393 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001394 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001395 }
1396
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001397 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1398 transfer_timeout);
1399 if (!timeout) {
1400 dev_err(&master->dev, "I/O Error in DMA RX\n");
1401 spi_imx->devtype_data->reset(spi_imx);
1402 dmaengine_terminate_all(master->dma_rx);
1403 return -ETIMEDOUT;
1404 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001405
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001406 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001407}
1408
1409static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001410 struct spi_transfer *transfer)
1411{
1412 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001413 unsigned long transfer_timeout;
1414 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001415
1416 spi_imx->tx_buf = transfer->tx_buf;
1417 spi_imx->rx_buf = transfer->rx_buf;
1418 spi_imx->count = transfer->len;
1419 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001420 spi_imx->remainder = 0;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001421
Axel Linaa0fe822014-02-09 11:06:04 +08001422 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001423
1424 spi_imx_push(spi_imx);
1425
Shawn Guoedd501bb2011-07-10 01:16:35 +08001426 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001427
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001428 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1429
1430 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1431 transfer_timeout);
1432 if (!timeout) {
1433 dev_err(&spi->dev, "I/O Error in PIO\n");
1434 spi_imx->devtype_data->reset(spi_imx);
1435 return -ETIMEDOUT;
1436 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001437
1438 return transfer->len;
1439}
1440
jiada wang71abd292017-09-05 14:12:32 +09001441static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1442 struct spi_transfer *transfer)
1443{
1444 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1445 int ret = transfer->len;
1446
1447 if (is_imx53_ecspi(spi_imx) &&
1448 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1449 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1450 MX53_MAX_TRANSFER_BYTES);
1451 return -EMSGSIZE;
1452 }
1453
1454 spi_imx->tx_buf = transfer->tx_buf;
1455 spi_imx->rx_buf = transfer->rx_buf;
1456 spi_imx->count = transfer->len;
1457 spi_imx->txfifo = 0;
Maxime Chevallier2ca300a2018-07-17 16:31:54 +02001458 spi_imx->remainder = 0;
jiada wang71abd292017-09-05 14:12:32 +09001459
1460 reinit_completion(&spi_imx->xfer_done);
1461 spi_imx->slave_aborted = false;
1462
1463 spi_imx_push(spi_imx);
1464
1465 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1466
1467 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1468 spi_imx->slave_aborted) {
1469 dev_dbg(&spi->dev, "interrupted\n");
1470 ret = -EINTR;
1471 }
1472
1473 /* ecspi has a HW issue when works in Slave mode,
1474 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1475 * ECSPI_TXDATA keeps shift out the last word data,
1476 * so we have to disable ECSPI when in slave mode after the
1477 * transfer completes
1478 */
1479 if (spi_imx->devtype_data->disable)
1480 spi_imx->devtype_data->disable(spi_imx);
1481
1482 return ret;
1483}
1484
Robin Gongf62cacc2014-09-11 09:18:44 +08001485static int spi_imx_transfer(struct spi_device *spi,
1486 struct spi_transfer *transfer)
1487{
Robin Gongf62cacc2014-09-11 09:18:44 +08001488 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1489
jiada wang71abd292017-09-05 14:12:32 +09001490 /* flush rxfifo before transfer */
1491 while (spi_imx->devtype_data->rx_available(spi_imx))
1492 spi_imx->rx(spi_imx);
1493
1494 if (spi_imx->slave_mode)
1495 return spi_imx_pio_transfer_slave(spi, transfer);
1496
Sascha Hauerc008a802016-02-24 09:20:26 +01001497 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001498 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001499 else
1500 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001501}
1502
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001503static int spi_imx_setup(struct spi_device *spi)
1504{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001505 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001506 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1507
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001508 if (spi->mode & SPI_NO_CS)
1509 return 0;
1510
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001511 if (gpio_is_valid(spi->cs_gpio))
1512 gpio_direction_output(spi->cs_gpio,
1513 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001514
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001515 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1516
1517 return 0;
1518}
1519
1520static void spi_imx_cleanup(struct spi_device *spi)
1521{
1522}
1523
Huang Shijie9e556dc2013-10-23 16:31:50 +08001524static int
1525spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1526{
1527 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1528 int ret;
1529
1530 ret = clk_enable(spi_imx->clk_per);
1531 if (ret)
1532 return ret;
1533
1534 ret = clk_enable(spi_imx->clk_ipg);
1535 if (ret) {
1536 clk_disable(spi_imx->clk_per);
1537 return ret;
1538 }
1539
Uwe Kleine-Könige6972712018-11-30 07:47:05 +01001540 ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
1541 if (ret) {
1542 clk_disable(spi_imx->clk_ipg);
1543 clk_disable(spi_imx->clk_per);
1544 }
1545
1546 return ret;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001547}
1548
1549static int
1550spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1551{
1552 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1553
1554 clk_disable(spi_imx->clk_ipg);
1555 clk_disable(spi_imx->clk_per);
1556 return 0;
1557}
1558
jiada wang71abd292017-09-05 14:12:32 +09001559static int spi_imx_slave_abort(struct spi_master *master)
1560{
1561 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1562
1563 spi_imx->slave_aborted = true;
1564 complete(&spi_imx->xfer_done);
1565
1566 return 0;
1567}
1568
Grant Likelyfd4a3192012-12-07 16:57:14 +00001569static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001570{
Shawn Guo22a85e42011-07-10 01:16:41 +08001571 struct device_node *np = pdev->dev.of_node;
1572 const struct of_device_id *of_id =
1573 of_match_device(spi_imx_dt_ids, &pdev->dev);
1574 struct spi_imx_master *mxc_platform_info =
1575 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001576 struct spi_master *master;
1577 struct spi_imx_data *spi_imx;
1578 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001579 int i, ret, irq, spi_drctl;
jiada wang71abd292017-09-05 14:12:32 +09001580 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1581 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1582 bool slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001583
Shawn Guo22a85e42011-07-10 01:16:41 +08001584 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001585 dev_err(&pdev->dev, "can't get the platform data\n");
1586 return -EINVAL;
1587 }
1588
jiada wang71abd292017-09-05 14:12:32 +09001589 slave_mode = devtype_data->has_slavemode &&
1590 of_property_read_bool(np, "spi-slave");
1591 if (slave_mode)
1592 master = spi_alloc_slave(&pdev->dev,
1593 sizeof(struct spi_imx_data));
1594 else
1595 master = spi_alloc_master(&pdev->dev,
1596 sizeof(struct spi_imx_data));
Fabio Estevam2c147772017-06-20 13:50:55 -03001597 if (!master)
1598 return -ENOMEM;
1599
Leif Middelschultef72efa72017-04-23 21:19:58 +02001600 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1601 if ((ret < 0) || (spi_drctl >= 0x3)) {
1602 /* '11' is reserved */
1603 spi_drctl = 0;
1604 }
1605
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001606 platform_set_drvdata(pdev, master);
1607
Stephen Warren24778be2013-05-21 20:36:35 -06001608 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001609 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001610
1611 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001612 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001613 spi_imx->dev = &pdev->dev;
jiada wang71abd292017-09-05 14:12:32 +09001614 spi_imx->slave_mode = slave_mode;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001615
jiada wang71abd292017-09-05 14:12:32 +09001616 spi_imx->devtype_data = devtype_data;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001617
Trent Piepho881a0b92017-10-31 12:49:04 -07001618 /* Get number of chip selects, either platform data or OF */
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001619 if (mxc_platform_info) {
1620 master->num_chipselect = mxc_platform_info->num_chipselect;
Trent Piephoffd4db92017-10-31 12:49:06 -07001621 if (mxc_platform_info->chipselect) {
Kees Cooka86854d2018-06-12 14:07:58 -07001622 master->cs_gpios = devm_kcalloc(&master->dev,
1623 master->num_chipselect, sizeof(int),
1624 GFP_KERNEL);
Trent Piephoffd4db92017-10-31 12:49:06 -07001625 if (!master->cs_gpios)
1626 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001627
Trent Piephoffd4db92017-10-31 12:49:06 -07001628 for (i = 0; i < master->num_chipselect; i++)
1629 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1630 }
Trent Piepho881a0b92017-10-31 12:49:04 -07001631 } else {
1632 u32 num_cs;
1633
1634 if (!of_property_read_u32(np, "num-cs", &num_cs))
1635 master->num_chipselect = num_cs;
1636 /* If not preset, default value of 1 is used */
1637 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001638
1639 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1640 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1641 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1642 spi_imx->bitbang.master->setup = spi_imx_setup;
1643 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001644 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1645 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
jiada wang71abd292017-09-05 14:12:32 +09001646 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
Oleksij Rempelab2f3572017-07-25 09:57:09 +02001647 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1648 | SPI_NO_CS;
jiada wang26e4bb82017-06-08 14:16:01 +09001649 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1650 is_imx53_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001651 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1652
1653 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001654
1655 init_completion(&spi_imx->xfer_done);
1656
1657 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001658 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1659 if (IS_ERR(spi_imx->base)) {
1660 ret = PTR_ERR(spi_imx->base);
1661 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001662 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001663 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001664
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001665 irq = platform_get_irq(pdev, 0);
1666 if (irq < 0) {
1667 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001668 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001669 }
1670
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001671 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001672 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001673 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001674 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001675 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001676 }
1677
Sascha Haueraa29d8402012-03-07 09:30:22 +01001678 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1679 if (IS_ERR(spi_imx->clk_ipg)) {
1680 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001681 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001682 }
1683
Sascha Haueraa29d8402012-03-07 09:30:22 +01001684 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1685 if (IS_ERR(spi_imx->clk_per)) {
1686 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001687 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001688 }
1689
Fabio Estevam83174622013-07-11 01:26:49 -03001690 ret = clk_prepare_enable(spi_imx->clk_per);
1691 if (ret)
1692 goto out_master_put;
1693
1694 ret = clk_prepare_enable(spi_imx->clk_ipg);
1695 if (ret)
1696 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001697
1698 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001699 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001700 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1701 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001702 */
jiada wangfd8d4e22017-06-08 14:16:00 +09001703 if (spi_imx->devtype_data->has_dmamode) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001704 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001705 if (ret == -EPROBE_DEFER)
1706 goto out_clk_put;
1707
Anton Bondarenko37600472015-12-08 07:43:45 +01001708 if (ret < 0)
1709 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1710 ret);
1711 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001712
Shawn Guoedd501bb2011-07-10 01:16:35 +08001713 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001714
Shawn Guoedd501bb2011-07-10 01:16:35 +08001715 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001716
Shawn Guo22a85e42011-07-10 01:16:41 +08001717 master->dev.of_node = pdev->dev.of_node;
Trent Piepho8197f482017-11-06 10:38:23 -08001718 ret = spi_bitbang_start(&spi_imx->bitbang);
1719 if (ret) {
1720 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1721 goto out_clk_put;
1722 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001723
Trent Piepho881a0b92017-10-31 12:49:04 -07001724 /* Request GPIO CS lines, if any */
1725 if (!spi_imx->slave_mode && master->cs_gpios) {
jiada wang71abd292017-09-05 14:12:32 +09001726 for (i = 0; i < master->num_chipselect; i++) {
1727 if (!gpio_is_valid(master->cs_gpios[i]))
1728 continue;
1729
1730 ret = devm_gpio_request(&pdev->dev,
1731 master->cs_gpios[i],
1732 DRIVER_NAME);
1733 if (ret) {
1734 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1735 master->cs_gpios[i]);
Trent Piepho4e21791e2017-10-31 12:49:05 -07001736 goto out_spi_bitbang;
jiada wang71abd292017-09-05 14:12:32 +09001737 }
1738 }
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001739 }
1740
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001741 dev_info(&pdev->dev, "probed\n");
1742
Huang Shijie9e556dc2013-10-23 16:31:50 +08001743 clk_disable(spi_imx->clk_ipg);
1744 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001745 return ret;
1746
Trent Piepho4e21791e2017-10-31 12:49:05 -07001747out_spi_bitbang:
1748 spi_bitbang_stop(&spi_imx->bitbang);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001749out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001750 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001751out_put_per:
1752 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001753out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001754 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001755
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001756 return ret;
1757}
1758
Grant Likelyfd4a3192012-12-07 16:57:14 +00001759static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001760{
1761 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001762 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Stefan Agnerd5935742018-01-07 15:05:49 +01001763 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001764
1765 spi_bitbang_stop(&spi_imx->bitbang);
1766
Stefan Agnerd5935742018-01-07 15:05:49 +01001767 ret = clk_enable(spi_imx->clk_per);
1768 if (ret)
1769 return ret;
1770
1771 ret = clk_enable(spi_imx->clk_ipg);
1772 if (ret) {
1773 clk_disable(spi_imx->clk_per);
1774 return ret;
1775 }
1776
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001777 writel(0, spi_imx->base + MXC_CSPICTRL);
Stefan Agnerd5935742018-01-07 15:05:49 +01001778 clk_disable_unprepare(spi_imx->clk_ipg);
1779 clk_disable_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001780 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001781 spi_master_put(master);
1782
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001783 return 0;
1784}
1785
1786static struct platform_driver spi_imx_driver = {
1787 .driver = {
1788 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001789 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001790 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001791 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001792 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001793 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001794};
Grant Likely940ab882011-10-05 11:29:49 -06001795module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001796
wangboaf828002018-04-12 16:58:08 +08001797MODULE_DESCRIPTION("SPI Controller driver");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001798MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1799MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001800MODULE_ALIAS("platform:" DRIVER_NAME);