blob: c14493ef61269f6e864fe2a04e18ca949c771a89 [file] [log] [blame]
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001// SPDX-License-Identifier: GPL-2.0
Jason Robertsce082592010-05-13 15:57:33 +01002/*
3 * NAND Flash Controller Device Driver
4 * Copyright © 2009-2010, Intel Corporation and its suppliers.
5 *
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09006 * Copyright (c) 2017 Socionext Inc.
7 * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com>
Jason Robertsce082592010-05-13 15:57:33 +01008 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +09009
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090010#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090011#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010012#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090013#include <linux/interrupt.h>
14#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010015#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/mtd/mtd.h>
17#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090018#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090019#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010020
21#include "denali.h"
22
Jason Robertsce082592010-05-13 15:57:33 +010023#define DENALI_NAND_NAME "denali-nand"
24
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090025/* for Indexed Addressing */
26#define DENALI_INDEXED_CTRL 0x00
27#define DENALI_INDEXED_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010028
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090029#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
30#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
31#define DENALI_MAP10 (2 << 26) /* high-level control plane */
32#define DENALI_MAP11 (3 << 26) /* direct controller access */
33
34/* MAP11 access cycle type */
35#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
36#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
37#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
38
39/* MAP10 commands */
40#define DENALI_ERASE 0x01
41
42#define DENALI_BANK(denali) ((denali)->active_bank << 24)
43
44#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090045#define DENALI_NR_BANKS 4
46
Boris BREZILLON442f201b2015-12-11 15:06:00 +010047static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
48{
49 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
50}
Jason Robertsce082592010-05-13 15:57:33 +010051
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090052/*
53 * Direct Addressing - the slave address forms the control information (command
54 * type, bank, block, and page address). The slave data is the actual data to
55 * be transferred. This mode requires 28 bits of address region allocated.
56 */
57static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Jason Robertsce082592010-05-13 15:57:33 +010058{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090059 return ioread32(denali->host + addr);
60}
61
62static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
63 u32 data)
64{
65 iowrite32(data, denali->host + addr);
66}
67
68/*
69 * Indexed Addressing - address translation module intervenes in passing the
70 * control information. This mode reduces the required address range. The
71 * control information and transferred data are latched by the registers in
72 * the translation module.
73 */
74static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
75{
76 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
77 return ioread32(denali->host + DENALI_INDEXED_DATA);
78}
79
80static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
81 u32 data)
82{
83 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
84 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010085}
86
Masahiro Yamada43914a22014-09-09 11:01:51 +090087/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010088 * Use the configuration feature register to determine the maximum number of
89 * banks that the hardware supports.
90 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090091static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010092{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090093 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010094
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +090095 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090096
97 /* the encoding changed from rev 5.0 to 5.1 */
98 if (denali->revision < 0x0501)
99 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100100}
101
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900102static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100103{
Jamie Iles9589bf52011-05-06 15:28:56 +0100104 int i;
105
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900106 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900107 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
108 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100109}
110
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900111static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100112{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900113 int i;
114
115 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900116 iowrite32(0, denali->reg + INTR_EN(i));
117 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100118}
119
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900120static void denali_clear_irq(struct denali_nand_info *denali,
121 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100122{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900123 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900124 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100125}
126
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900127static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100128{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900129 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900130
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900131 for (i = 0; i < DENALI_NR_BANKS; i++)
132 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100133}
134
Jason Robertsce082592010-05-13 15:57:33 +0100135static irqreturn_t denali_isr(int irq, void *dev_id)
136{
137 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900138 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900139 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900140 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100141
142 spin_lock(&denali->irq_lock);
143
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900144 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900145 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900146 if (irq_status)
147 ret = IRQ_HANDLED;
148
149 denali_clear_irq(denali, i, irq_status);
150
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900151 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900152 continue;
153
154 denali->irq_status |= irq_status;
155
156 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100157 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100158 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900159
Jason Robertsce082592010-05-13 15:57:33 +0100160 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900161
162 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100163}
Jason Robertsce082592010-05-13 15:57:33 +0100164
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900165static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100166{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900167 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100168
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900169 spin_lock_irqsave(&denali->irq_lock, flags);
170 denali->irq_status = 0;
171 denali->irq_mask = 0;
172 spin_unlock_irqrestore(&denali->irq_lock, flags);
173}
Jason Robertsce082592010-05-13 15:57:33 +0100174
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900175static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
176 uint32_t irq_mask)
177{
178 unsigned long time_left, flags;
179 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900180
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900181 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100182
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900183 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100184
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900185 if (irq_mask & irq_status) {
186 /* return immediately if the IRQ has already happened. */
187 spin_unlock_irqrestore(&denali->irq_lock, flags);
188 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100189 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900190
191 denali->irq_mask = irq_mask;
192 reinit_completion(&denali->complete);
193 spin_unlock_irqrestore(&denali->irq_lock, flags);
194
195 time_left = wait_for_completion_timeout(&denali->complete,
196 msecs_to_jiffies(1000));
197 if (!time_left) {
198 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900199 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900200 return 0;
201 }
202
203 return denali->irq_status;
204}
205
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900206static uint32_t denali_check_irq(struct denali_nand_info *denali)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900207{
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900208 unsigned long flags;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900209 uint32_t irq_status;
210
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900211 spin_lock_irqsave(&denali->irq_lock, flags);
212 irq_status = denali->irq_status;
213 spin_unlock_irqrestore(&denali->irq_lock, flags);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900214
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900215 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100216}
217
Boris Brezillon7e534322018-09-06 14:05:22 +0200218static void denali_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900219{
Boris Brezillon7e534322018-09-06 14:05:22 +0200220 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900221 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900222 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900223 int i;
224
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900225 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900226 buf[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900227}
228
Boris Brezillonc0739d82018-09-06 14:05:23 +0200229static void denali_write_buf(struct nand_chip *chip, const uint8_t *buf,
230 int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900231{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200232 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900233 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900234 int i;
235
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900236 for (i = 0; i < len; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900237 denali->host_write(denali, addr, buf[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900238}
239
Boris Brezillon7e534322018-09-06 14:05:22 +0200240static void denali_read_buf16(struct nand_chip *chip, uint8_t *buf, int len)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900241{
Boris Brezillon7e534322018-09-06 14:05:22 +0200242 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900243 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900244 uint16_t *buf16 = (uint16_t *)buf;
245 int i;
246
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900247 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900248 buf16[i] = denali->host_read(denali, addr);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900249}
250
Boris Brezillonc0739d82018-09-06 14:05:23 +0200251static void denali_write_buf16(struct nand_chip *chip, const uint8_t *buf,
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900252 int len)
253{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200254 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900255 u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900256 const uint16_t *buf16 = (const uint16_t *)buf;
257 int i;
258
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900259 for (i = 0; i < len / 2; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900260 denali->host_write(denali, addr, buf16[i]);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900261}
262
Boris Brezillon7e534322018-09-06 14:05:22 +0200263static uint8_t denali_read_byte(struct nand_chip *chip)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900264{
265 uint8_t byte;
266
Boris Brezillon7e534322018-09-06 14:05:22 +0200267 denali_read_buf(chip, &byte, 1);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900268
269 return byte;
270}
271
Boris Brezillonc0739d82018-09-06 14:05:23 +0200272static void denali_write_byte(struct nand_chip *chip, uint8_t byte)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900273{
Boris Brezillonc0739d82018-09-06 14:05:23 +0200274 denali_write_buf(chip, &byte, 1);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900275}
276
Boris Brezillon0f808c12018-09-06 14:05:26 +0200277static void denali_cmd_ctrl(struct nand_chip *chip, int dat, unsigned int ctrl)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900278{
Boris Brezillon0f808c12018-09-06 14:05:26 +0200279 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900280 uint32_t type;
281
282 if (ctrl & NAND_CLE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900283 type = DENALI_MAP11_CMD;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900284 else if (ctrl & NAND_ALE)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900285 type = DENALI_MAP11_ADDR;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900286 else
287 return;
288
289 /*
Boris Brezillon8395b752018-09-07 00:38:37 +0200290 * Some commands are followed by chip->legacy.dev_ready or
291 * chip->legacy.waitfunc.
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900292 * irq_status must be cleared here to catch the R/B# interrupt later.
293 */
294 if (ctrl & NAND_CTRL_CHANGE)
295 denali_reset_irq(denali);
296
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900297 denali->host_write(denali, DENALI_BANK(denali) | type, dat);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900298}
299
Boris Brezillon50a487e2018-09-06 14:05:27 +0200300static int denali_dev_ready(struct nand_chip *chip)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900301{
Boris Brezillon50a487e2018-09-06 14:05:27 +0200302 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900303
304 return !!(denali_check_irq(denali) & INTR__INT_ACT);
305}
306
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900307static int denali_check_erased_page(struct mtd_info *mtd,
308 struct nand_chip *chip, uint8_t *buf,
309 unsigned long uncor_ecc_flags,
310 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100311{
Boris Brezillon8c677542017-12-05 12:09:28 +0100312 struct denali_nand_info *denali = mtd_to_denali(mtd);
313 uint8_t *ecc_code = chip->oob_poi + denali->oob_skip_bytes;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900314 int ecc_steps = chip->ecc.steps;
315 int ecc_size = chip->ecc.size;
316 int ecc_bytes = chip->ecc.bytes;
Boris Brezillon8c677542017-12-05 12:09:28 +0100317 int i, stat;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900318
319 for (i = 0; i < ecc_steps; i++) {
320 if (!(uncor_ecc_flags & BIT(i)))
321 continue;
322
323 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
324 ecc_code, ecc_bytes,
325 NULL, 0,
326 chip->ecc.strength);
327 if (stat < 0) {
328 mtd->ecc_stats.failed++;
329 } else {
330 mtd->ecc_stats.corrected += stat;
331 max_bitflips = max_t(unsigned int, max_bitflips, stat);
332 }
333
334 buf += ecc_size;
335 ecc_code += ecc_bytes;
336 }
337
338 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100339}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900340
Masahiro Yamada24715c72017-03-30 15:45:52 +0900341static int denali_hw_ecc_fixup(struct mtd_info *mtd,
342 struct denali_nand_info *denali,
343 unsigned long *uncor_ecc_flags)
344{
345 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900346 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900347 uint32_t ecc_cor;
348 unsigned int max_bitflips;
349
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900350 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900351 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
352
353 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
354 /*
355 * This flag is set when uncorrectable error occurs at least in
356 * one ECC sector. We can not know "how many sectors", or
357 * "which sector(s)". We need erase-page check for all sectors.
358 */
359 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
360 return 0;
361 }
362
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900363 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900364
365 /*
366 * The register holds the maximum of per-sector corrected bitflips.
367 * This is suitable for the return value of the ->read_page() callback.
368 * Unfortunately, we can not know the total number of corrected bits in
369 * the page. Increase the stats by max_bitflips. (compromised solution)
370 */
371 mtd->ecc_stats.corrected += max_bitflips;
372
373 return max_bitflips;
374}
375
Masahiro Yamada24715c72017-03-30 15:45:52 +0900376static int denali_sw_ecc_fixup(struct mtd_info *mtd,
377 struct denali_nand_info *denali,
378 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100379{
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900380 unsigned int ecc_size = denali->nand.ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700381 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900382 unsigned int max_bitflips = 0;
383 uint32_t err_addr, err_cor_info;
384 unsigned int err_byte, err_sector, err_device;
385 uint8_t err_cor_value;
386 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900387 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100388
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900389 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100390
Masahiro Yamada20d48592017-03-30 15:45:50 +0900391 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900392 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900393 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
394 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100395
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900396 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900397 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
398 err_cor_info);
399 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
400 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100401
Masahiro Yamada20d48592017-03-30 15:45:50 +0900402 /* reset the bitflip counter when crossing ECC sector */
403 if (err_sector != prev_sector)
404 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900405
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900406 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900407 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900408 * Check later if this is a real ECC error, or
409 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900410 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900411 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900412 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900413 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900414 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900415 * happened in OOB, so we ignore it. It's no need for
416 * us to correct it err_device is represented the NAND
417 * error bits are happened in if there are more than
418 * one NAND connected.
419 */
420 int offset;
421 unsigned int flips_in_byte;
422
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900423 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900424 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900425
426 /* correct the ECC error */
427 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
428 buf[offset] ^= err_cor_value;
429 mtd->ecc_stats.corrected += flips_in_byte;
430 bitflips += flips_in_byte;
431
432 max_bitflips = max(max_bitflips, bitflips);
433 }
434
435 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900436 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900437
438 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900439 * Once handle all ECC errors, controller will trigger an
440 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900441 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900442 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
443 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
444 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900445
446 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100447}
448
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900449static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900450 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900451{
452 uint32_t mode;
453 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900454
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900455 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900456
457 /* DMA is a three step process */
458
459 /*
460 * 1. setup transfer type, interrupt when complete,
461 * burst len = 64 bytes, the number of pages
462 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900463 denali->host_write(denali, mode,
464 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900465
466 /* 2. set memory low address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900467 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900468
469 /* 3. set memory high address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900470 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900471}
472
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900473static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900474 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100475{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900476 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100477 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100478
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900479 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100480
481 /* DMA is a four step process */
482
483 /* 1. setup transfer type and # of pages */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900484 denali->host_write(denali, mode | page,
485 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100486
487 /* 2. set memory high address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900488 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100489
490 /* 3. set memory low address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900491 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100492
Masahiro Yamada43914a22014-09-09 11:01:51 +0900493 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900494 denali->host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100495}
496
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900497static int denali_pio_read(struct denali_nand_info *denali, void *buf,
498 size_t size, int page, int raw)
Jason Robertsce082592010-05-13 15:57:33 +0100499{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900500 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900501 uint32_t *buf32 = (uint32_t *)buf;
502 uint32_t irq_status, ecc_err_mask;
503 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900504
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900505 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
506 ecc_err_mask = INTR__ECC_UNCOR_ERR;
507 else
508 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100509
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900510 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900511
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900512 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900513 *buf32++ = denali->host_read(denali, addr);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900514
515 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
516 if (!(irq_status & INTR__PAGE_XFER_INC))
517 return -EIO;
518
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900519 if (irq_status & INTR__ERASED_PAGE)
520 memset(buf, 0xff, size);
521
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900522 return irq_status & ecc_err_mask ? -EBADMSG : 0;
523}
524
525static int denali_pio_write(struct denali_nand_info *denali,
526 const void *buf, size_t size, int page, int raw)
527{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900528 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900529 const uint32_t *buf32 = (uint32_t *)buf;
530 uint32_t irq_status;
531 int i;
532
533 denali_reset_irq(denali);
534
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900535 for (i = 0; i < size / 4; i++)
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900536 denali->host_write(denali, addr, *buf32++);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900537
538 irq_status = denali_wait_for_irq(denali,
539 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
540 if (!(irq_status & INTR__PROGRAM_COMP))
541 return -EIO;
542
543 return 0;
544}
545
546static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
547 size_t size, int page, int raw, int write)
548{
549 if (write)
550 return denali_pio_write(denali, buf, size, page, raw);
551 else
552 return denali_pio_read(denali, buf, size, page, raw);
553}
554
555static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
556 size_t size, int page, int raw, int write)
557{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900558 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900559 uint32_t irq_mask, irq_status, ecc_err_mask;
560 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
561 int ret = 0;
562
Masahiro Yamada997cde22017-06-13 22:45:47 +0900563 dma_addr = dma_map_single(denali->dev, buf, size, dir);
564 if (dma_mapping_error(denali->dev, dma_addr)) {
565 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
566 return denali_pio_xfer(denali, buf, size, page, raw, write);
567 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900568
569 if (write) {
570 /*
571 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
572 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
573 * when the page program is completed.
574 */
575 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
576 ecc_err_mask = 0;
577 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
578 irq_mask = INTR__DMA_CMD_COMP;
579 ecc_err_mask = INTR__ECC_UNCOR_ERR;
580 } else {
581 irq_mask = INTR__DMA_CMD_COMP;
582 ecc_err_mask = INTR__ECC_ERR;
583 }
584
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900585 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100586
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900587 denali_reset_irq(denali);
Masahiro Yamada89dcb272017-09-22 12:46:49 +0900588 denali->setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100589
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900590 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900591 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900592 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900593 else if (irq_status & ecc_err_mask)
594 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100595
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900596 iowrite32(0, denali->reg + DMA_ENABLE);
597
Masahiro Yamada997cde22017-06-13 22:45:47 +0900598 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800599
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900600 if (irq_status & INTR__ERASED_PAGE)
601 memset(buf, 0xff, size);
602
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900603 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100604}
605
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900606static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
607 size_t size, int page, int raw, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100608{
Masahiro Yamadaee0ae6a2017-09-22 12:46:38 +0900609 iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
610 iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
611 denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900612
613 if (denali->dma_avail)
614 return denali_dma_xfer(denali, buf, size, page, raw, write);
615 else
616 return denali_pio_xfer(denali, buf, size, page, raw, write);
Jason Robertsce082592010-05-13 15:57:33 +0100617}
618
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900619static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
620 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100621{
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900622 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900623 int writesize = mtd->writesize;
624 int oobsize = mtd->oobsize;
625 uint8_t *bufpoi = chip->oob_poi;
626 int ecc_steps = chip->ecc.steps;
627 int ecc_size = chip->ecc.size;
628 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900629 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900630 size_t size = writesize + oobsize;
631 int i, pos, len;
632
633 /* BBM at the beginning of the OOB area */
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900634 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100635 nand_prog_page_begin_op(chip, page, writesize, bufpoi,
636 oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900637 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100638 nand_read_page_op(chip, page, writesize, bufpoi, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900639 bufpoi += oob_skip;
640
641 /* OOB ECC */
642 for (i = 0; i < ecc_steps; i++) {
643 pos = ecc_size + i * (ecc_size + ecc_bytes);
644 len = ecc_bytes;
645
646 if (pos >= writesize)
647 pos += oob_skip;
648 else if (pos + len > writesize)
649 len = writesize - pos;
650
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900651 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100652 nand_change_write_column_op(chip, pos, bufpoi, len,
653 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900654 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100655 nand_change_read_column_op(chip, pos, bufpoi, len,
656 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900657 bufpoi += len;
658 if (len < ecc_bytes) {
659 len = ecc_bytes - len;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900660 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100661 nand_change_write_column_op(chip, writesize +
662 oob_skip, bufpoi,
663 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900664 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100665 nand_change_read_column_op(chip, writesize +
666 oob_skip, bufpoi,
667 len, false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900668 bufpoi += len;
669 }
670 }
671
672 /* OOB free */
673 len = oobsize - (bufpoi - chip->oob_poi);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900674 if (write)
Boris Brezillon97d90da2017-11-30 18:01:29 +0100675 nand_change_write_column_op(chip, size - len, bufpoi, len,
676 false);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900677 else
Boris Brezillon97d90da2017-11-30 18:01:29 +0100678 nand_change_read_column_op(chip, size - len, bufpoi, len,
679 false);
Jason Robertsce082592010-05-13 15:57:33 +0100680}
681
Boris Brezillonb9761682018-09-06 14:05:20 +0200682static int denali_read_page_raw(struct nand_chip *chip, uint8_t *buf,
683 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100684{
Boris Brezillonb9761682018-09-06 14:05:20 +0200685 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900686 struct denali_nand_info *denali = mtd_to_denali(mtd);
687 int writesize = mtd->writesize;
688 int oobsize = mtd->oobsize;
689 int ecc_steps = chip->ecc.steps;
690 int ecc_size = chip->ecc.size;
691 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900692 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900693 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900694 size_t size = writesize + oobsize;
695 int ret, i, pos, len;
696
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900697 ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900698 if (ret)
699 return ret;
700
701 /* Arrange the buffer for syndrome payload/ecc layout */
702 if (buf) {
703 for (i = 0; i < ecc_steps; i++) {
704 pos = i * (ecc_size + ecc_bytes);
705 len = ecc_size;
706
707 if (pos >= writesize)
708 pos += oob_skip;
709 else if (pos + len > writesize)
710 len = writesize - pos;
711
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900712 memcpy(buf, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900713 buf += len;
714 if (len < ecc_size) {
715 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900716 memcpy(buf, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900717 len);
718 buf += len;
719 }
720 }
721 }
722
723 if (oob_required) {
724 uint8_t *oob = chip->oob_poi;
725
726 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900727 memcpy(oob, tmp_buf + writesize, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900728 oob += oob_skip;
729
730 /* OOB ECC */
731 for (i = 0; i < ecc_steps; i++) {
732 pos = ecc_size + i * (ecc_size + ecc_bytes);
733 len = ecc_bytes;
734
735 if (pos >= writesize)
736 pos += oob_skip;
737 else if (pos + len > writesize)
738 len = writesize - pos;
739
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900740 memcpy(oob, tmp_buf + pos, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900741 oob += len;
742 if (len < ecc_bytes) {
743 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900744 memcpy(oob, tmp_buf + writesize + oob_skip,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900745 len);
746 oob += len;
747 }
748 }
749
750 /* OOB free */
751 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900752 memcpy(oob, tmp_buf + size - len, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900753 }
754
755 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100756}
757
Boris Brezillonb9761682018-09-06 14:05:20 +0200758static int denali_read_oob(struct nand_chip *chip, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100759{
Boris Brezillonb9761682018-09-06 14:05:20 +0200760 struct mtd_info *mtd = nand_to_mtd(chip);
761
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900762 denali_oob_xfer(mtd, chip, page, 0);
Jason Robertsce082592010-05-13 15:57:33 +0100763
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300764 return 0;
Jason Robertsce082592010-05-13 15:57:33 +0100765}
766
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200767static int denali_write_oob(struct nand_chip *chip, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900768{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200769 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900770 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900771
772 denali_reset_irq(denali);
773
774 denali_oob_xfer(mtd, chip, page, 1);
775
Boris Brezillon97d90da2017-11-30 18:01:29 +0100776 return nand_prog_page_end_op(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900777}
778
Boris Brezillonb9761682018-09-06 14:05:20 +0200779static int denali_read_page(struct nand_chip *chip, uint8_t *buf,
780 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100781{
Boris Brezillonb9761682018-09-06 14:05:20 +0200782 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100783 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900784 unsigned long uncor_ecc_flags = 0;
785 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900786 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100787
Masahiro Yamada997cde22017-06-13 22:45:47 +0900788 ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900789 if (ret && ret != -EBADMSG)
790 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100791
Masahiro Yamada24715c72017-03-30 15:45:52 +0900792 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
793 stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900794 else if (ret == -EBADMSG)
Masahiro Yamada24715c72017-03-30 15:45:52 +0900795 stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100796
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900797 if (stat < 0)
798 return stat;
799
800 if (uncor_ecc_flags) {
Boris Brezillonb9761682018-09-06 14:05:20 +0200801 ret = denali_read_oob(chip, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900802 if (ret)
803 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100804
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900805 stat = denali_check_erased_page(mtd, chip, buf,
806 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100807 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900808
809 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100810}
811
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200812static int denali_write_page_raw(struct nand_chip *chip, const uint8_t *buf,
813 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100814{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200815 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100816 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900817 int writesize = mtd->writesize;
818 int oobsize = mtd->oobsize;
819 int ecc_steps = chip->ecc.steps;
820 int ecc_size = chip->ecc.size;
821 int ecc_bytes = chip->ecc.bytes;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900822 void *tmp_buf = denali->buf;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900823 int oob_skip = denali->oob_skip_bytes;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900824 size_t size = writesize + oobsize;
825 int i, pos, len;
Chuanxiao5bac3acf2010-08-05 23:06:04 +0800826
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900827 /*
828 * Fill the buffer with 0xff first except the full page transfer.
829 * This simplifies the logic.
830 */
831 if (!buf || !oob_required)
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900832 memset(tmp_buf, 0xff, size);
Jason Robertsce082592010-05-13 15:57:33 +0100833
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900834 /* Arrange the buffer for syndrome payload/ecc layout */
835 if (buf) {
836 for (i = 0; i < ecc_steps; i++) {
837 pos = i * (ecc_size + ecc_bytes);
838 len = ecc_size;
Jason Robertsce082592010-05-13 15:57:33 +0100839
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900840 if (pos >= writesize)
841 pos += oob_skip;
842 else if (pos + len > writesize)
843 len = writesize - pos;
Jason Robertsce082592010-05-13 15:57:33 +0100844
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900845 memcpy(tmp_buf + pos, buf, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900846 buf += len;
847 if (len < ecc_size) {
848 len = ecc_size - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900849 memcpy(tmp_buf + writesize + oob_skip, buf,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900850 len);
851 buf += len;
852 }
853 }
854 }
Jason Robertsce082592010-05-13 15:57:33 +0100855
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900856 if (oob_required) {
857 const uint8_t *oob = chip->oob_poi;
Jason Robertsce082592010-05-13 15:57:33 +0100858
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900859 /* BBM at the beginning of the OOB area */
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900860 memcpy(tmp_buf + writesize, oob, oob_skip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900861 oob += oob_skip;
Jason Robertsce082592010-05-13 15:57:33 +0100862
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900863 /* OOB ECC */
864 for (i = 0; i < ecc_steps; i++) {
865 pos = ecc_size + i * (ecc_size + ecc_bytes);
866 len = ecc_bytes;
Jason Robertsce082592010-05-13 15:57:33 +0100867
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900868 if (pos >= writesize)
869 pos += oob_skip;
870 else if (pos + len > writesize)
871 len = writesize - pos;
872
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900873 memcpy(tmp_buf + pos, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900874 oob += len;
875 if (len < ecc_bytes) {
876 len = ecc_bytes - len;
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900877 memcpy(tmp_buf + writesize + oob_skip, oob,
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900878 len);
879 oob += len;
880 }
881 }
882
883 /* OOB free */
884 len = oobsize - (oob - chip->oob_poi);
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900885 memcpy(tmp_buf + size - len, oob, len);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900886 }
887
Masahiro Yamada8a8c8ba2017-11-23 22:32:28 +0900888 return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900889}
890
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200891static int denali_write_page(struct nand_chip *chip, const uint8_t *buf,
892 int oob_required, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900893{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200894 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900895 struct denali_nand_info *denali = mtd_to_denali(mtd);
896
Masahiro Yamada997cde22017-06-13 22:45:47 +0900897 return denali_data_xfer(denali, (void *)buf, mtd->writesize,
898 page, 0, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100899}
900
Boris Brezillon758b56f2018-09-06 14:05:24 +0200901static void denali_select_chip(struct nand_chip *chip, int cs)
Jason Robertsce082592010-05-13 15:57:33 +0100902{
Boris Brezillon758b56f2018-09-06 14:05:24 +0200903 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Chuanxiao Dong7cfffac2010-08-10 00:16:51 +0800904
Boris Brezillon758b56f2018-09-06 14:05:24 +0200905 denali->active_bank = cs;
Jason Robertsce082592010-05-13 15:57:33 +0100906}
907
Boris Brezillonf1d46942018-09-06 14:05:29 +0200908static int denali_waitfunc(struct nand_chip *chip)
Jason Robertsce082592010-05-13 15:57:33 +0100909{
Boris Brezillonf1d46942018-09-06 14:05:29 +0200910 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900911 uint32_t irq_status;
912
913 /* R/B# pin transitioned from low to high? */
914 irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
915
916 return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
Jason Robertsce082592010-05-13 15:57:33 +0100917}
918
Boris Brezillona2098a92018-09-06 14:05:30 +0200919static int denali_erase(struct nand_chip *chip, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100920{
Boris Brezillona2098a92018-09-06 14:05:30 +0200921 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900922 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100923
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900924 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100925
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900926 denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
927 DENALI_ERASE);
Jason Robertsce082592010-05-13 15:57:33 +0100928
929 /* wait for erase to complete or failure to occur */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900930 irq_status = denali_wait_for_irq(denali,
931 INTR__ERASE_COMP | INTR__ERASE_FAIL);
Jason Robertsce082592010-05-13 15:57:33 +0100932
Miquel Raynaleb945552017-11-30 18:01:28 +0100933 return irq_status & INTR__ERASE_COMP ? 0 : -EIO;
Jason Robertsce082592010-05-13 15:57:33 +0100934}
935
Boris Brezillon858838b2018-09-06 14:05:33 +0200936static int denali_setup_data_interface(struct nand_chip *chip, int chipnr,
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900937 const struct nand_data_interface *conf)
938{
Boris Brezillon858838b2018-09-06 14:05:33 +0200939 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900940 const struct nand_sdr_timings *timings;
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900941 unsigned long t_x, mult_x;
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900942 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
943 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
944 int addr_2_data_mask;
945 uint32_t tmp;
946
947 timings = nand_get_sdr_timings(conf);
948 if (IS_ERR(timings))
949 return PTR_ERR(timings);
950
951 /* clk_x period in picoseconds */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900952 t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
953 if (!t_x)
954 return -EINVAL;
955
956 /*
957 * The bus interface clock, clk_x, is phase aligned with the core clock.
958 * The clk_x is an integral multiple N of the core clk. The value N is
959 * configured at IP delivery time, and its available value is 4, 5, 6.
960 */
961 mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
962 if (mult_x < 4 || mult_x > 6)
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900963 return -EINVAL;
964
965 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
966 return 0;
967
968 /* tREA -> ACC_CLKS */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900969 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900970 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
971
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900972 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900973 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900974 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900975 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900976
977 /* tRWH -> RE_2_WE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900978 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900979 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
980
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900981 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900982 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900983 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900984 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900985
986 /* tRHZ -> RE_2_RE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900987 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900988 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
989
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900990 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900991 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900992 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900993 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900994
Masahiro Yamada7963f582017-09-29 23:12:57 +0900995 /*
996 * tCCS, tWHR -> WE_2_RE
997 *
998 * With WE_2_RE properly set, the Denali controller automatically takes
999 * care of the delay; the driver need not set NAND_WAIT_TCCS.
1000 */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001001 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001002 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1003
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001004 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001005 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001006 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001007 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001008
1009 /* tADL -> ADDR_2_DATA */
1010
1011 /* for older versions, ADDR_2_DATA is only 6 bit wide */
1012 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1013 if (denali->revision < 0x0501)
1014 addr_2_data_mask >>= 1;
1015
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001016 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001017 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1018
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001019 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001020 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1021 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001022 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001023
1024 /* tREH, tWH -> RDWR_EN_HI_CNT */
1025 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001026 t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001027 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1028
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001029 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001030 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001031 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001032 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001033
1034 /* tRP, tWP -> RDWR_EN_LO_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001035 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001036 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001037 t_x);
1038 rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001039 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1040 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1041
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001042 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001043 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001044 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001045 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001046
1047 /* tCS, tCEA -> CS_SETUP_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001048 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1049 (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001050 0);
1051 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1052
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001053 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001054 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +09001055 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001056 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001057
1058 return 0;
1059}
Jason Robertsce082592010-05-13 15:57:33 +01001060
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001061static void denali_reset_banks(struct denali_nand_info *denali)
1062{
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001063 u32 irq_status;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001064 int i;
1065
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001066 for (i = 0; i < denali->max_banks; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001067 denali->active_bank = i;
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001068
1069 denali_reset_irq(denali);
1070
1071 iowrite32(DEVICE_RESET__BANK(i),
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001072 denali->reg + DEVICE_RESET);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001073
1074 irq_status = denali_wait_for_irq(denali,
1075 INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1076 if (!(irq_status & INTR__INT_ACT))
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001077 break;
1078 }
1079
1080 dev_dbg(denali->dev, "%d chips connected\n", i);
1081 denali->max_banks = i;
Masahiro Yamadaf4862872017-06-13 22:45:40 +09001082}
1083
Jason Robertsce082592010-05-13 15:57:33 +01001084static void denali_hw_init(struct denali_nand_info *denali)
1085{
Masahiro Yamada43914a22014-09-09 11:01:51 +09001086 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001087 * The REVISION register may not be reliable. Platforms are allowed to
1088 * override it.
1089 */
1090 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001091 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +09001092
1093 /*
Masahiro Yamada43914a22014-09-09 11:01:51 +09001094 * tell driver how many bit controller will skip before
Chuanxiao Dongdb9a32102010-08-06 18:02:03 +08001095 * writing ECC code in OOB, this register may be already
1096 * set by firmware. So we read this value out.
1097 * if this value is 0, just let it be.
Masahiro Yamada43914a22014-09-09 11:01:51 +09001098 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001099 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada3ac6c712017-09-22 12:46:39 +09001100 denali_detect_max_banks(denali);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001101 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1102 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Jason Robertsce082592010-05-13 15:57:33 +01001103
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001104 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +01001105}
1106
Masahiro Yamada7de117f2017-06-07 20:52:12 +09001107int denali_calc_ecc_bytes(int step_size, int strength)
1108{
1109 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
1110 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1111}
1112EXPORT_SYMBOL(denali_calc_ecc_bytes);
1113
Boris Brezillon14fad622016-02-03 20:00:11 +01001114static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1115 struct mtd_oob_region *oobregion)
1116{
1117 struct denali_nand_info *denali = mtd_to_denali(mtd);
1118 struct nand_chip *chip = mtd_to_nand(mtd);
1119
1120 if (section)
1121 return -ERANGE;
1122
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001123 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001124 oobregion->length = chip->ecc.total;
1125
1126 return 0;
1127}
1128
1129static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1130 struct mtd_oob_region *oobregion)
1131{
1132 struct denali_nand_info *denali = mtd_to_denali(mtd);
1133 struct nand_chip *chip = mtd_to_nand(mtd);
1134
1135 if (section)
1136 return -ERANGE;
1137
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001138 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +01001139 oobregion->length = mtd->oobsize - oobregion->offset;
1140
1141 return 0;
1142}
1143
1144static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1145 .ecc = denali_ooblayout_ecc,
1146 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +01001147};
1148
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001149static int denali_multidev_fixup(struct denali_nand_info *denali)
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001150{
1151 struct nand_chip *chip = &denali->nand;
1152 struct mtd_info *mtd = nand_to_mtd(chip);
1153
1154 /*
1155 * Support for multi device:
1156 * When the IP configuration is x16 capable and two x8 chips are
1157 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1158 * In this case, the core framework knows nothing about this fact,
1159 * so we should tell it the _logical_ pagesize and anything necessary.
1160 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001161 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001162
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001163 /*
1164 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1165 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
1166 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001167 if (denali->devs_per_cs == 0) {
1168 denali->devs_per_cs = 1;
1169 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +09001170 }
1171
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001172 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001173 return 0;
1174
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001175 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001176 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001177 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001178 return -EINVAL;
1179 }
1180
1181 /* 2 chips in parallel */
1182 mtd->size <<= 1;
1183 mtd->erasesize <<= 1;
1184 mtd->writesize <<= 1;
1185 mtd->oobsize <<= 1;
1186 chip->chipsize <<= 1;
1187 chip->page_shift += 1;
1188 chip->phys_erase_shift += 1;
1189 chip->bbt_erase_shift += 1;
1190 chip->chip_shift += 1;
1191 chip->pagemask <<= 1;
1192 chip->ecc.size <<= 1;
1193 chip->ecc.bytes <<= 1;
1194 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001195 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +09001196
1197 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +09001198}
1199
Miquel Raynald03af162018-07-20 17:14:56 +02001200static int denali_attach_chip(struct nand_chip *chip)
1201{
1202 struct mtd_info *mtd = nand_to_mtd(chip);
1203 struct denali_nand_info *denali = mtd_to_denali(mtd);
1204 int ret;
1205
1206 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1207 denali->dma_avail = 1;
1208
1209 if (denali->dma_avail) {
1210 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1211
1212 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1213 if (ret) {
1214 dev_info(denali->dev,
1215 "Failed to set DMA mask. Disabling DMA.\n");
1216 denali->dma_avail = 0;
1217 }
1218 }
1219
1220 if (denali->dma_avail) {
1221 chip->options |= NAND_USE_BOUNCE_BUFFER;
1222 chip->buf_align = 16;
1223 if (denali->caps & DENALI_CAP_DMA_64BIT)
1224 denali->setup_dma = denali_setup_dma64;
1225 else
1226 denali->setup_dma = denali_setup_dma32;
1227 }
1228
1229 chip->bbt_options |= NAND_BBT_USE_FLASH;
1230 chip->bbt_options |= NAND_BBT_NO_OOB;
1231 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
1232 chip->options |= NAND_NO_SUBPAGE_WRITE;
1233
1234 ret = nand_ecc_choose_conf(chip, denali->ecc_caps,
1235 mtd->oobsize - denali->oob_skip_bytes);
1236 if (ret) {
1237 dev_err(denali->dev, "Failed to setup ECC settings.\n");
1238 return ret;
1239 }
1240
1241 dev_dbg(denali->dev,
1242 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1243 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1244
1245 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1246 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1247 denali->reg + ECC_CORRECTION);
1248 iowrite32(mtd->erasesize / mtd->writesize,
1249 denali->reg + PAGES_PER_BLOCK);
1250 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1251 denali->reg + DEVICE_WIDTH);
1252 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1253 denali->reg + TWO_ROW_ADDR_CYCLES);
1254 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1255 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1256
1257 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1258 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1259 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1260 iowrite32(mtd->writesize / chip->ecc.size,
1261 denali->reg + CFG_NUM_DATA_BLOCKS);
1262
1263 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1264
1265 if (chip->options & NAND_BUSWIDTH_16) {
Boris Brezillon716bbba2018-09-07 00:38:35 +02001266 chip->legacy.read_buf = denali_read_buf16;
1267 chip->legacy.write_buf = denali_write_buf16;
Miquel Raynald03af162018-07-20 17:14:56 +02001268 } else {
Boris Brezillon716bbba2018-09-07 00:38:35 +02001269 chip->legacy.read_buf = denali_read_buf;
1270 chip->legacy.write_buf = denali_write_buf;
Miquel Raynald03af162018-07-20 17:14:56 +02001271 }
1272 chip->ecc.read_page = denali_read_page;
1273 chip->ecc.read_page_raw = denali_read_page_raw;
1274 chip->ecc.write_page = denali_write_page;
1275 chip->ecc.write_page_raw = denali_write_page_raw;
1276 chip->ecc.read_oob = denali_read_oob;
1277 chip->ecc.write_oob = denali_write_oob;
1278 chip->erase = denali_erase;
1279
1280 ret = denali_multidev_fixup(denali);
1281 if (ret)
1282 return ret;
1283
1284 /*
1285 * This buffer is DMA-mapped by denali_{read,write}_page_raw. Do not
1286 * use devm_kmalloc() because the memory allocated by devm_ does not
1287 * guarantee DMA-safe alignment.
1288 */
1289 denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1290 if (!denali->buf)
1291 return -ENOMEM;
1292
1293 return 0;
1294}
1295
1296static void denali_detach_chip(struct nand_chip *chip)
1297{
1298 struct mtd_info *mtd = nand_to_mtd(chip);
1299 struct denali_nand_info *denali = mtd_to_denali(mtd);
1300
1301 kfree(denali->buf);
1302}
1303
1304static const struct nand_controller_ops denali_controller_ops = {
1305 .attach_chip = denali_attach_chip,
1306 .detach_chip = denali_detach_chip,
1307};
1308
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001309int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001310{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001311 struct nand_chip *chip = &denali->nand;
1312 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001313 u32 features = ioread32(denali->reg + FEATURES);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001314 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001315
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001316 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001317 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001318
1319 init_completion(&denali->complete);
1320 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001321
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001322 denali_clear_irq_all(denali);
1323
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001324 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1325 IRQF_SHARED, DENALI_NAND_NAME, denali);
1326 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001327 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001328 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001329 }
1330
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001331 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001332 denali_reset_banks(denali);
Masahiro Yamada336d1392018-08-27 16:01:41 +09001333 if (!denali->max_banks) {
1334 /* Error out earlier if no chip is found for some reasons. */
1335 ret = -ENODEV;
1336 goto disable_irq;
1337 }
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001338
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001339 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001340
Masahiro Yamada63757d42017-03-23 05:07:18 +09001341 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001342 /* Fallback to the default name if DT did not give "label" property */
1343 if (!mtd->name)
1344 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001345
Masahiro Yamada1394a722017-03-23 05:07:17 +09001346 chip->select_chip = denali_select_chip;
Boris Brezillon716bbba2018-09-07 00:38:35 +02001347 chip->legacy.read_byte = denali_read_byte;
1348 chip->legacy.write_byte = denali_write_byte;
Boris Brezillonbf6065c2018-09-07 00:38:36 +02001349 chip->legacy.cmd_ctrl = denali_cmd_ctrl;
Boris Brezillon8395b752018-09-07 00:38:37 +02001350 chip->legacy.dev_ready = denali_dev_ready;
1351 chip->legacy.waitfunc = denali_waitfunc;
Jason Robertsce082592010-05-13 15:57:33 +01001352
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001353 if (features & FEATURES__INDEX_ADDR) {
1354 denali->host_read = denali_indexed_read;
1355 denali->host_write = denali_indexed_write;
1356 } else {
1357 denali->host_read = denali_direct_read;
1358 denali->host_write = denali_direct_write;
1359 }
1360
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001361 /* clk rate info is needed for setup_data_interface */
Masahiro Yamada1dfac312018-06-23 01:06:38 +09001362 if (denali->clk_rate && denali->clk_x_rate)
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001363 chip->setup_data_interface = denali_setup_data_interface;
1364
Miquel Raynald03af162018-07-20 17:14:56 +02001365 chip->dummy_controller.ops = &denali_controller_ops;
Boris Brezillon00ad3782018-09-06 14:05:14 +02001366 ret = nand_scan(chip, denali->max_banks);
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001367 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001368 goto disable_irq;
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001369
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001370 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001371 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001372 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001373 goto cleanup_nand;
Jason Robertsce082592010-05-13 15:57:33 +01001374 }
Miquel Raynald03af162018-07-20 17:14:56 +02001375
Jason Robertsce082592010-05-13 15:57:33 +01001376 return 0;
1377
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001378cleanup_nand:
1379 nand_cleanup(chip);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001380disable_irq:
1381 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001382
Jason Robertsce082592010-05-13 15:57:33 +01001383 return ret;
1384}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001385EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001386
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001387void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001388{
Boris Brezillon59ac2762018-09-06 14:05:15 +02001389 nand_release(&denali->nand);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001390 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001391}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001392EXPORT_SYMBOL(denali_remove);
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001393
1394MODULE_DESCRIPTION("Driver core for Denali NAND controller");
1395MODULE_AUTHOR("Intel Corporation and its suppliers");
1396MODULE_LICENSE("GPL v2");