blob: 2e7529ea4e5ea88c382155a11f94a279747a7d1d [file] [log] [blame]
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001// SPDX-License-Identifier: GPL-2.0
Jason Robertsce082592010-05-13 15:57:33 +01002/*
3 * NAND Flash Controller Device Driver
4 * Copyright © 2009-2010, Intel Corporation and its suppliers.
5 *
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09006 * Copyright (c) 2017 Socionext Inc.
7 * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com>
Jason Robertsce082592010-05-13 15:57:33 +01008 */
Masahiro Yamadada4734b2017-09-22 12:46:40 +09009
Masahiro Yamadae0d53b32017-09-22 12:46:43 +090010#include <linux/bitfield.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090011#include <linux/completion.h>
Jamie Iles84457942011-05-06 15:28:55 +010012#include <linux/dma-mapping.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090013#include <linux/interrupt.h>
14#include <linux/io.h>
Jason Robertsce082592010-05-13 15:57:33 +010015#include <linux/module.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090016#include <linux/mtd/mtd.h>
17#include <linux/mtd/rawnand.h>
Masahiro Yamada7d370b22017-06-13 22:45:48 +090018#include <linux/slab.h>
Masahiro Yamadada4734b2017-09-22 12:46:40 +090019#include <linux/spinlock.h>
Jason Robertsce082592010-05-13 15:57:33 +010020
21#include "denali.h"
22
Jason Robertsce082592010-05-13 15:57:33 +010023#define DENALI_NAND_NAME "denali-nand"
Masahiro Yamada0d55c662018-09-28 13:16:01 +090024#define DENALI_DEFAULT_OOB_SKIP_BYTES 8
Jason Robertsce082592010-05-13 15:57:33 +010025
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090026/* for Indexed Addressing */
27#define DENALI_INDEXED_CTRL 0x00
28#define DENALI_INDEXED_DATA 0x10
Jason Robertsce082592010-05-13 15:57:33 +010029
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090030#define DENALI_MAP00 (0 << 26) /* direct access to buffer */
31#define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
32#define DENALI_MAP10 (2 << 26) /* high-level control plane */
33#define DENALI_MAP11 (3 << 26) /* direct controller access */
34
35/* MAP11 access cycle type */
36#define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
37#define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
38#define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
39
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090040#define DENALI_BANK(denali) ((denali)->active_bank << 24)
41
42#define DENALI_INVALID_BANK -1
Masahiro Yamadac19e31d2017-06-13 22:45:38 +090043#define DENALI_NR_BANKS 4
44
Boris BREZILLON442f201b2015-12-11 15:06:00 +010045static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
46{
47 return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
48}
Jason Robertsce082592010-05-13 15:57:33 +010049
Masahiro Yamada750f69b2019-04-02 13:03:01 +090050static struct denali_nand_info *to_denali(struct nand_chip *chip)
51{
52 return container_of(chip, struct denali_nand_info, nand);
53}
54
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090055/*
56 * Direct Addressing - the slave address forms the control information (command
57 * type, bank, block, and page address). The slave data is the actual data to
58 * be transferred. This mode requires 28 bits of address region allocated.
59 */
60static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
Jason Robertsce082592010-05-13 15:57:33 +010061{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +090062 return ioread32(denali->host + addr);
63}
64
65static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
66 u32 data)
67{
68 iowrite32(data, denali->host + addr);
69}
70
71/*
72 * Indexed Addressing - address translation module intervenes in passing the
73 * control information. This mode reduces the required address range. The
74 * control information and transferred data are latched by the registers in
75 * the translation module.
76 */
77static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
78{
79 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
80 return ioread32(denali->host + DENALI_INDEXED_DATA);
81}
82
83static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
84 u32 data)
85{
86 iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
87 iowrite32(data, denali->host + DENALI_INDEXED_DATA);
Jason Robertsce082592010-05-13 15:57:33 +010088}
89
Masahiro Yamada43914a22014-09-09 11:01:51 +090090/*
Jamie Ilesc89eeda2011-05-06 15:28:57 +010091 * Use the configuration feature register to determine the maximum number of
92 * banks that the hardware supports.
93 */
Masahiro Yamada3ac6c712017-09-22 12:46:39 +090094static void denali_detect_max_banks(struct denali_nand_info *denali)
Jamie Ilesc89eeda2011-05-06 15:28:57 +010095{
Masahiro Yamada0d3a9662017-06-16 14:36:39 +090096 uint32_t features = ioread32(denali->reg + FEATURES);
Jamie Ilesc89eeda2011-05-06 15:28:57 +010097
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +090098 denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
Masahiro Yamadae7beeee2017-03-30 15:45:57 +090099
100 /* the encoding changed from rev 5.0 to 5.1 */
101 if (denali->revision < 0x0501)
102 denali->max_banks <<= 1;
Jamie Ilesc89eeda2011-05-06 15:28:57 +0100103}
104
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900105static void denali_enable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100106{
Jamie Iles9589bf52011-05-06 15:28:56 +0100107 int i;
108
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900109 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900110 iowrite32(U32_MAX, denali->reg + INTR_EN(i));
111 iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100112}
113
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900114static void denali_disable_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100115{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900116 int i;
117
118 for (i = 0; i < DENALI_NR_BANKS; i++)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900119 iowrite32(0, denali->reg + INTR_EN(i));
120 iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100121}
122
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900123static void denali_clear_irq(struct denali_nand_info *denali,
124 int bank, uint32_t irq_status)
Jason Robertsce082592010-05-13 15:57:33 +0100125{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900126 /* write one to clear bits */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900127 iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
Jason Robertsce082592010-05-13 15:57:33 +0100128}
129
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900130static void denali_clear_irq_all(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100131{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900132 int i;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900133
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900134 for (i = 0; i < DENALI_NR_BANKS; i++)
135 denali_clear_irq(denali, i, U32_MAX);
Jason Robertsce082592010-05-13 15:57:33 +0100136}
137
Jason Robertsce082592010-05-13 15:57:33 +0100138static irqreturn_t denali_isr(int irq, void *dev_id)
139{
140 struct denali_nand_info *denali = dev_id;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900141 irqreturn_t ret = IRQ_NONE;
Masahiro Yamada5637b692014-09-09 11:01:52 +0900142 uint32_t irq_status;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900143 int i;
Jason Robertsce082592010-05-13 15:57:33 +0100144
145 spin_lock(&denali->irq_lock);
146
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900147 for (i = 0; i < DENALI_NR_BANKS; i++) {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900148 irq_status = ioread32(denali->reg + INTR_STATUS(i));
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900149 if (irq_status)
150 ret = IRQ_HANDLED;
151
152 denali_clear_irq(denali, i, irq_status);
153
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900154 if (i != denali->active_bank)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900155 continue;
156
157 denali->irq_status |= irq_status;
158
159 if (denali->irq_status & denali->irq_mask)
Jason Robertsce082592010-05-13 15:57:33 +0100160 complete(&denali->complete);
Jason Robertsce082592010-05-13 15:57:33 +0100161 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900162
Jason Robertsce082592010-05-13 15:57:33 +0100163 spin_unlock(&denali->irq_lock);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900164
165 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100166}
Jason Robertsce082592010-05-13 15:57:33 +0100167
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900168static void denali_reset_irq(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +0100169{
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900170 unsigned long flags;
Jason Robertsce082592010-05-13 15:57:33 +0100171
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900172 spin_lock_irqsave(&denali->irq_lock, flags);
173 denali->irq_status = 0;
174 denali->irq_mask = 0;
175 spin_unlock_irqrestore(&denali->irq_lock, flags);
176}
Jason Robertsce082592010-05-13 15:57:33 +0100177
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900178static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
179 uint32_t irq_mask)
180{
181 unsigned long time_left, flags;
182 uint32_t irq_status;
Masahiro Yamada81254502014-09-16 20:04:25 +0900183
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900184 spin_lock_irqsave(&denali->irq_lock, flags);
Jason Robertsce082592010-05-13 15:57:33 +0100185
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900186 irq_status = denali->irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100187
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900188 if (irq_mask & irq_status) {
189 /* return immediately if the IRQ has already happened. */
190 spin_unlock_irqrestore(&denali->irq_lock, flags);
191 return irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100192 }
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900193
194 denali->irq_mask = irq_mask;
195 reinit_completion(&denali->complete);
196 spin_unlock_irqrestore(&denali->irq_lock, flags);
197
198 time_left = wait_for_completion_timeout(&denali->complete,
199 msecs_to_jiffies(1000));
200 if (!time_left) {
201 dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
Masahiro Yamadafdd4d082017-09-22 12:46:42 +0900202 irq_mask);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900203 return 0;
204 }
205
206 return denali->irq_status;
207}
208
Masahiro Yamadaf5541142019-04-02 13:03:04 +0900209static void denali_select_target(struct nand_chip *chip, int cs)
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900210{
Masahiro Yamadaf5541142019-04-02 13:03:04 +0900211 struct denali_nand_info *denali = to_denali(chip);
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900212
Masahiro Yamadaf5541142019-04-02 13:03:04 +0900213 denali->active_bank = cs;
Masahiro Yamadafa6134e2017-06-13 22:45:39 +0900214}
215
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900216static int denali_change_column(struct nand_chip *chip, unsigned int offset,
217 void *buf, unsigned int len, bool write)
218{
219 if (write)
220 return nand_change_write_column_op(chip, offset, buf, len,
221 false);
222 else
223 return nand_change_read_column_op(chip, offset, buf, len,
224 false);
225}
226
227static int denali_payload_xfer(struct nand_chip *chip, void *buf, bool write)
228{
229 struct denali_nand_info *denali = to_denali(chip);
230 struct mtd_info *mtd = nand_to_mtd(chip);
231 struct nand_ecc_ctrl *ecc = &chip->ecc;
232 int writesize = mtd->writesize;
233 int oob_skip = denali->oob_skip_bytes;
234 int ret, i, pos, len;
235
236 for (i = 0; i < ecc->steps; i++) {
237 pos = i * (ecc->size + ecc->bytes);
238 len = ecc->size;
239
240 if (pos >= writesize) {
241 pos += oob_skip;
242 } else if (pos + len > writesize) {
243 /* This chunk overwraps the BBM area. Must be split */
244 ret = denali_change_column(chip, pos, buf,
245 writesize - pos, write);
246 if (ret)
247 return ret;
248
249 buf += writesize - pos;
250 len -= writesize - pos;
251 pos = writesize + oob_skip;
252 }
253
254 ret = denali_change_column(chip, pos, buf, len, write);
255 if (ret)
256 return ret;
257
258 buf += len;
259 }
260
261 return 0;
262}
263
264static int denali_oob_xfer(struct nand_chip *chip, void *buf, bool write)
265{
266 struct denali_nand_info *denali = to_denali(chip);
267 struct mtd_info *mtd = nand_to_mtd(chip);
268 struct nand_ecc_ctrl *ecc = &chip->ecc;
269 int writesize = mtd->writesize;
270 int oobsize = mtd->oobsize;
271 int oob_skip = denali->oob_skip_bytes;
272 int ret, i, pos, len;
273
274 /* BBM at the beginning of the OOB area */
275 ret = denali_change_column(chip, writesize, buf, oob_skip, write);
276 if (ret)
277 return ret;
278
279 buf += oob_skip;
280
281 for (i = 0; i < ecc->steps; i++) {
282 pos = ecc->size + i * (ecc->size + ecc->bytes);
283
284 if (i == ecc->steps - 1)
285 /* The last chunk includes OOB free */
286 len = writesize + oobsize - pos - oob_skip;
287 else
288 len = ecc->bytes;
289
290 if (pos >= writesize) {
291 pos += oob_skip;
292 } else if (pos + len > writesize) {
293 /* This chunk overwraps the BBM area. Must be split */
294 ret = denali_change_column(chip, pos, buf,
295 writesize - pos, write);
296 if (ret)
297 return ret;
298
299 buf += writesize - pos;
300 len -= writesize - pos;
301 pos = writesize + oob_skip;
302 }
303
304 ret = denali_change_column(chip, pos, buf, len, write);
305 if (ret)
306 return ret;
307
308 buf += len;
309 }
310
311 return 0;
312}
313
314static int denali_read_raw(struct nand_chip *chip, void *buf, void *oob_buf,
315 int page)
316{
317 int ret;
318
319 if (!buf && !oob_buf)
320 return -EINVAL;
321
322 ret = nand_read_page_op(chip, page, 0, NULL, 0);
323 if (ret)
324 return ret;
325
326 if (buf) {
327 ret = denali_payload_xfer(chip, buf, false);
328 if (ret)
329 return ret;
330 }
331
332 if (oob_buf) {
333 ret = denali_oob_xfer(chip, oob_buf, false);
334 if (ret)
335 return ret;
336 }
337
338 return 0;
339}
340
341static int denali_write_raw(struct nand_chip *chip, const void *buf,
342 const void *oob_buf, int page)
343{
344 int ret;
345
346 if (!buf && !oob_buf)
347 return -EINVAL;
348
349 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
350 if (ret)
351 return ret;
352
353 if (buf) {
354 ret = denali_payload_xfer(chip, (void *)buf, true);
355 if (ret)
356 return ret;
357 }
358
359 if (oob_buf) {
360 ret = denali_oob_xfer(chip, (void *)oob_buf, true);
361 if (ret)
362 return ret;
363 }
364
365 return nand_prog_page_end_op(chip);
366}
367
368static int denali_read_page_raw(struct nand_chip *chip, u8 *buf,
369 int oob_required, int page)
370{
371 return denali_read_raw(chip, buf, oob_required ? chip->oob_poi : NULL,
372 page);
373}
374
375static int denali_write_page_raw(struct nand_chip *chip, const u8 *buf,
376 int oob_required, int page)
377{
378 return denali_write_raw(chip, buf, oob_required ? chip->oob_poi : NULL,
379 page);
380}
381
382static int denali_read_oob(struct nand_chip *chip, int page)
383{
384 return denali_read_raw(chip, NULL, chip->oob_poi, page);
385}
386
387static int denali_write_oob(struct nand_chip *chip, int page)
388{
389 return denali_write_raw(chip, NULL, chip->oob_poi, page);
390}
391
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900392static int denali_check_erased_page(struct nand_chip *chip, u8 *buf,
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900393 unsigned long uncor_ecc_flags,
394 unsigned int max_bitflips)
Jason Robertsce082592010-05-13 15:57:33 +0100395{
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900396 struct denali_nand_info *denali = to_denali(chip);
397 struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
Boris Brezillon8c677542017-12-05 12:09:28 +0100398 uint8_t *ecc_code = chip->oob_poi + denali->oob_skip_bytes;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900399 int ecc_steps = chip->ecc.steps;
400 int ecc_size = chip->ecc.size;
401 int ecc_bytes = chip->ecc.bytes;
Boris Brezillon8c677542017-12-05 12:09:28 +0100402 int i, stat;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900403
404 for (i = 0; i < ecc_steps; i++) {
405 if (!(uncor_ecc_flags & BIT(i)))
406 continue;
407
408 stat = nand_check_erased_ecc_chunk(buf, ecc_size,
409 ecc_code, ecc_bytes,
410 NULL, 0,
411 chip->ecc.strength);
412 if (stat < 0) {
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900413 ecc_stats->failed++;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900414 } else {
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900415 ecc_stats->corrected += stat;
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900416 max_bitflips = max_t(unsigned int, max_bitflips, stat);
417 }
418
419 buf += ecc_size;
420 ecc_code += ecc_bytes;
421 }
422
423 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100424}
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900425
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900426static int denali_hw_ecc_fixup(struct nand_chip *chip,
Masahiro Yamada24715c72017-03-30 15:45:52 +0900427 unsigned long *uncor_ecc_flags)
428{
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900429 struct denali_nand_info *denali = to_denali(chip);
430 struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900431 int bank = denali->active_bank;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900432 uint32_t ecc_cor;
433 unsigned int max_bitflips;
434
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900435 ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
Masahiro Yamada24715c72017-03-30 15:45:52 +0900436 ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
437
438 if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
439 /*
440 * This flag is set when uncorrectable error occurs at least in
441 * one ECC sector. We can not know "how many sectors", or
442 * "which sector(s)". We need erase-page check for all sectors.
443 */
444 *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
445 return 0;
446 }
447
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900448 max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
Masahiro Yamada24715c72017-03-30 15:45:52 +0900449
450 /*
451 * The register holds the maximum of per-sector corrected bitflips.
452 * This is suitable for the return value of the ->read_page() callback.
453 * Unfortunately, we can not know the total number of corrected bits in
454 * the page. Increase the stats by max_bitflips. (compromised solution)
455 */
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900456 ecc_stats->corrected += max_bitflips;
Masahiro Yamada24715c72017-03-30 15:45:52 +0900457
458 return max_bitflips;
459}
460
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900461static int denali_sw_ecc_fixup(struct nand_chip *chip,
Masahiro Yamada24715c72017-03-30 15:45:52 +0900462 unsigned long *uncor_ecc_flags, uint8_t *buf)
Jason Robertsce082592010-05-13 15:57:33 +0100463{
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900464 struct denali_nand_info *denali = to_denali(chip);
465 struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
466 unsigned int ecc_size = chip->ecc.size;
Mike Dunn3f91e942012-04-25 12:06:09 -0700467 unsigned int bitflips = 0;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900468 unsigned int max_bitflips = 0;
469 uint32_t err_addr, err_cor_info;
470 unsigned int err_byte, err_sector, err_device;
471 uint8_t err_cor_value;
472 unsigned int prev_sector = 0;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900473 uint32_t irq_status;
Jason Robertsce082592010-05-13 15:57:33 +0100474
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900475 denali_reset_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100476
Masahiro Yamada20d48592017-03-30 15:45:50 +0900477 do {
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900478 err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900479 err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
480 err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
Jason Robertsce082592010-05-13 15:57:33 +0100481
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900482 err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900483 err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
484 err_cor_info);
485 err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
486 err_cor_info);
Jason Robertsce082592010-05-13 15:57:33 +0100487
Masahiro Yamada20d48592017-03-30 15:45:50 +0900488 /* reset the bitflip counter when crossing ECC sector */
489 if (err_sector != prev_sector)
490 bitflips = 0;
Masahiro Yamada81254502014-09-16 20:04:25 +0900491
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900492 if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900493 /*
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900494 * Check later if this is a real ECC error, or
495 * an erased sector.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900496 */
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900497 *uncor_ecc_flags |= BIT(err_sector);
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900498 } else if (err_byte < ecc_size) {
Masahiro Yamada20d48592017-03-30 15:45:50 +0900499 /*
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900500 * If err_byte is larger than ecc_size, means error
Masahiro Yamada20d48592017-03-30 15:45:50 +0900501 * happened in OOB, so we ignore it. It's no need for
502 * us to correct it err_device is represented the NAND
503 * error bits are happened in if there are more than
504 * one NAND connected.
505 */
506 int offset;
507 unsigned int flips_in_byte;
508
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900509 offset = (err_sector * ecc_size + err_byte) *
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900510 denali->devs_per_cs + err_device;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900511
512 /* correct the ECC error */
513 flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
514 buf[offset] ^= err_cor_value;
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900515 ecc_stats->corrected += flips_in_byte;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900516 bitflips += flips_in_byte;
517
518 max_bitflips = max(max_bitflips, bitflips);
519 }
520
521 prev_sector = err_sector;
Masahiro Yamadae0d53b32017-09-22 12:46:43 +0900522 } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
Masahiro Yamada20d48592017-03-30 15:45:50 +0900523
524 /*
Masahiro Yamada8582a032017-09-22 12:46:45 +0900525 * Once handle all ECC errors, controller will trigger an
526 * ECC_TRANSACTION_DONE interrupt.
Masahiro Yamada20d48592017-03-30 15:45:50 +0900527 */
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900528 irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
529 if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
530 return -EIO;
Masahiro Yamada20d48592017-03-30 15:45:50 +0900531
532 return max_bitflips;
Jason Robertsce082592010-05-13 15:57:33 +0100533}
534
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900535static void denali_setup_dma64(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900536 dma_addr_t dma_addr, int page, int write)
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900537{
538 uint32_t mode;
539 const int page_count = 1;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900540
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900541 mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900542
543 /* DMA is a three step process */
544
545 /*
546 * 1. setup transfer type, interrupt when complete,
547 * burst len = 64 bytes, the number of pages
548 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900549 denali->host_write(denali, mode,
550 0x01002000 | (64 << 16) | (write << 8) | page_count);
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900551
552 /* 2. set memory low address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900553 denali->host_write(denali, mode, lower_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900554
555 /* 3. set memory high address */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900556 denali->host_write(denali, mode, upper_32_bits(dma_addr));
Masahiro Yamada210a2c82017-03-30 15:45:54 +0900557}
558
Masahiro Yamada2291cb82017-06-13 22:45:42 +0900559static void denali_setup_dma32(struct denali_nand_info *denali,
Masahiro Yamada96a376b2017-06-13 22:45:44 +0900560 dma_addr_t dma_addr, int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100561{
Masahiro Yamada5637b692014-09-09 11:01:52 +0900562 uint32_t mode;
Jason Robertsce082592010-05-13 15:57:33 +0100563 const int page_count = 1;
Jason Robertsce082592010-05-13 15:57:33 +0100564
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900565 mode = DENALI_MAP10 | DENALI_BANK(denali);
Jason Robertsce082592010-05-13 15:57:33 +0100566
567 /* DMA is a four step process */
568
569 /* 1. setup transfer type and # of pages */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900570 denali->host_write(denali, mode | page,
571 0x2000 | (write << 8) | page_count);
Jason Robertsce082592010-05-13 15:57:33 +0100572
573 /* 2. set memory high address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900574 denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
Jason Robertsce082592010-05-13 15:57:33 +0100575
576 /* 3. set memory low address bits 23:8 */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900577 denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
Jason Robertsce082592010-05-13 15:57:33 +0100578
Masahiro Yamada43914a22014-09-09 11:01:51 +0900579 /* 4. interrupt when complete, burst len = 64 bytes */
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900580 denali->host_write(denali, mode | 0x14000, 0x2400);
Jason Robertsce082592010-05-13 15:57:33 +0100581}
582
Masahiro Yamadacf067b52019-04-02 13:03:03 +0900583static int denali_pio_read(struct denali_nand_info *denali, u32 *buf,
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900584 size_t size, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100585{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900586 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900587 uint32_t irq_status, ecc_err_mask;
588 int i;
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900589
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900590 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
591 ecc_err_mask = INTR__ECC_UNCOR_ERR;
592 else
593 ecc_err_mask = INTR__ECC_ERR;
Jason Robertsce082592010-05-13 15:57:33 +0100594
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900595 denali_reset_irq(denali);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900596
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900597 for (i = 0; i < size / 4; i++)
Masahiro Yamadacf067b52019-04-02 13:03:03 +0900598 buf[i] = denali->host_read(denali, addr);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900599
600 irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
601 if (!(irq_status & INTR__PAGE_XFER_INC))
602 return -EIO;
603
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900604 if (irq_status & INTR__ERASED_PAGE)
605 memset(buf, 0xff, size);
606
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900607 return irq_status & ecc_err_mask ? -EBADMSG : 0;
608}
609
Masahiro Yamadacf067b52019-04-02 13:03:03 +0900610static int denali_pio_write(struct denali_nand_info *denali, const u32 *buf,
611 size_t size, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900612{
Masahiro Yamada29c4dd92017-09-22 12:46:48 +0900613 u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900614 uint32_t irq_status;
615 int i;
616
617 denali_reset_irq(denali);
618
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900619 for (i = 0; i < size / 4; i++)
Masahiro Yamadacf067b52019-04-02 13:03:03 +0900620 denali->host_write(denali, addr, buf[i]);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900621
622 irq_status = denali_wait_for_irq(denali,
623 INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
624 if (!(irq_status & INTR__PROGRAM_COMP))
625 return -EIO;
626
627 return 0;
628}
629
630static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900631 size_t size, int page, int write)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900632{
633 if (write)
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900634 return denali_pio_write(denali, buf, size, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900635 else
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900636 return denali_pio_read(denali, buf, size, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900637}
638
639static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900640 size_t size, int page, int write)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900641{
Masahiro Yamada997cde22017-06-13 22:45:47 +0900642 dma_addr_t dma_addr;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900643 uint32_t irq_mask, irq_status, ecc_err_mask;
644 enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
645 int ret = 0;
646
Masahiro Yamada997cde22017-06-13 22:45:47 +0900647 dma_addr = dma_map_single(denali->dev, buf, size, dir);
648 if (dma_mapping_error(denali->dev, dma_addr)) {
649 dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900650 return denali_pio_xfer(denali, buf, size, page, write);
Masahiro Yamada997cde22017-06-13 22:45:47 +0900651 }
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900652
653 if (write) {
654 /*
655 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
656 * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
657 * when the page program is completed.
658 */
659 irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
660 ecc_err_mask = 0;
661 } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
662 irq_mask = INTR__DMA_CMD_COMP;
663 ecc_err_mask = INTR__ECC_UNCOR_ERR;
664 } else {
665 irq_mask = INTR__DMA_CMD_COMP;
666 ecc_err_mask = INTR__ECC_ERR;
667 }
668
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900669 iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
Masahiro Yamadacf51e4b2018-09-13 14:58:49 +0900670 /*
671 * The ->setup_dma() hook kicks DMA by using the data/command
672 * interface, which belongs to a different AXI port from the
673 * register interface. Read back the register to avoid a race.
674 */
675 ioread32(denali->reg + DMA_ENABLE);
Jason Robertsce082592010-05-13 15:57:33 +0100676
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900677 denali_reset_irq(denali);
Masahiro Yamada89dcb272017-09-22 12:46:49 +0900678 denali->setup_dma(denali, dma_addr, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100679
Masahiro Yamadac19e31d2017-06-13 22:45:38 +0900680 irq_status = denali_wait_for_irq(denali, irq_mask);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900681 if (!(irq_status & INTR__DMA_CMD_COMP))
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900682 ret = -EIO;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900683 else if (irq_status & ecc_err_mask)
684 ret = -EBADMSG;
Jason Robertsce082592010-05-13 15:57:33 +0100685
Masahiro Yamada586a2c52017-09-22 12:46:41 +0900686 iowrite32(0, denali->reg + DMA_ENABLE);
687
Masahiro Yamada997cde22017-06-13 22:45:47 +0900688 dma_unmap_single(denali->dev, dma_addr, size, dir);
Josh Wufdbad98d2012-06-25 18:07:45 +0800689
Masahiro Yamada57a4d8b2017-06-13 22:45:46 +0900690 if (irq_status & INTR__ERASED_PAGE)
691 memset(buf, 0xff, size);
692
Masahiro Yamadab21ff822017-06-13 22:45:35 +0900693 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100694}
695
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900696static int denali_page_xfer(struct nand_chip *chip, void *buf, size_t size,
697 int page, int write)
Jason Robertsce082592010-05-13 15:57:33 +0100698{
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900699 struct denali_nand_info *denali = to_denali(chip);
700
Masahiro Yamadaf5541142019-04-02 13:03:04 +0900701 denali_select_target(chip, chip->cur_cs);
702
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900703 if (denali->dma_avail)
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900704 return denali_dma_xfer(denali, buf, size, page, write);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900705 else
Masahiro Yamadaa8fce9f2019-01-24 13:19:07 +0900706 return denali_pio_xfer(denali, buf, size, page, write);
Jason Robertsce082592010-05-13 15:57:33 +0100707}
708
Boris Brezillonb9761682018-09-06 14:05:20 +0200709static int denali_read_page(struct nand_chip *chip, uint8_t *buf,
710 int oob_required, int page)
Jason Robertsce082592010-05-13 15:57:33 +0100711{
Boris Brezillonb9761682018-09-06 14:05:20 +0200712 struct mtd_info *mtd = nand_to_mtd(chip);
Jason Robertsce082592010-05-13 15:57:33 +0100713 struct denali_nand_info *denali = mtd_to_denali(mtd);
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900714 unsigned long uncor_ecc_flags = 0;
715 int stat = 0;
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900716 int ret;
Jason Robertsce082592010-05-13 15:57:33 +0100717
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900718 ret = denali_page_xfer(chip, buf, mtd->writesize, page, 0);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900719 if (ret && ret != -EBADMSG)
720 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100721
Masahiro Yamada24715c72017-03-30 15:45:52 +0900722 if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900723 stat = denali_hw_ecc_fixup(chip, &uncor_ecc_flags);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900724 else if (ret == -EBADMSG)
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900725 stat = denali_sw_ecc_fixup(chip, &uncor_ecc_flags, buf);
Jason Robertsce082592010-05-13 15:57:33 +0100726
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900727 if (stat < 0)
728 return stat;
729
730 if (uncor_ecc_flags) {
Boris Brezillonb9761682018-09-06 14:05:20 +0200731 ret = denali_read_oob(chip, page);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900732 if (ret)
733 return ret;
Jason Robertsce082592010-05-13 15:57:33 +0100734
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900735 stat = denali_check_erased_page(chip, buf,
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900736 uncor_ecc_flags, stat);
Jason Robertsce082592010-05-13 15:57:33 +0100737 }
Masahiro Yamadad29109b2017-03-30 15:45:51 +0900738
739 return stat;
Jason Robertsce082592010-05-13 15:57:33 +0100740}
741
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200742static int denali_write_page(struct nand_chip *chip, const uint8_t *buf,
743 int oob_required, int page)
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900744{
Boris Brezillon767eb6f2018-09-06 14:05:21 +0200745 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada26d266e2017-06-13 22:45:45 +0900746
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900747 return denali_page_xfer(chip, (void *)buf, mtd->writesize, page, 1);
Jason Robertsce082592010-05-13 15:57:33 +0100748}
749
Boris Brezillon858838b2018-09-06 14:05:33 +0200750static int denali_setup_data_interface(struct nand_chip *chip, int chipnr,
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900751 const struct nand_data_interface *conf)
752{
Boris Brezillon858838b2018-09-06 14:05:33 +0200753 struct denali_nand_info *denali = mtd_to_denali(nand_to_mtd(chip));
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900754 const struct nand_sdr_timings *timings;
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900755 unsigned long t_x, mult_x;
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900756 int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
757 int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
758 int addr_2_data_mask;
759 uint32_t tmp;
760
761 timings = nand_get_sdr_timings(conf);
762 if (IS_ERR(timings))
763 return PTR_ERR(timings);
764
765 /* clk_x period in picoseconds */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900766 t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
767 if (!t_x)
768 return -EINVAL;
769
770 /*
771 * The bus interface clock, clk_x, is phase aligned with the core clock.
772 * The clk_x is an integral multiple N of the core clk. The value N is
773 * configured at IP delivery time, and its available value is 4, 5, 6.
774 */
775 mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
776 if (mult_x < 4 || mult_x > 6)
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900777 return -EINVAL;
778
779 if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
780 return 0;
781
782 /* tREA -> ACC_CLKS */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900783 acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900784 acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
785
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900786 tmp = ioread32(denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900787 tmp &= ~ACC_CLKS__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900788 tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900789 iowrite32(tmp, denali->reg + ACC_CLKS);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900790
791 /* tRWH -> RE_2_WE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900792 re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900793 re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
794
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900795 tmp = ioread32(denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900796 tmp &= ~RE_2_WE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900797 tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900798 iowrite32(tmp, denali->reg + RE_2_WE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900799
800 /* tRHZ -> RE_2_RE */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900801 re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900802 re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
803
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900804 tmp = ioread32(denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900805 tmp &= ~RE_2_RE__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900806 tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900807 iowrite32(tmp, denali->reg + RE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900808
Masahiro Yamada7963f582017-09-29 23:12:57 +0900809 /*
810 * tCCS, tWHR -> WE_2_RE
811 *
812 * With WE_2_RE properly set, the Denali controller automatically takes
813 * care of the delay; the driver need not set NAND_WAIT_TCCS.
814 */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900815 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900816 we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
817
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900818 tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900819 tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900820 tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900821 iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900822
823 /* tADL -> ADDR_2_DATA */
824
825 /* for older versions, ADDR_2_DATA is only 6 bit wide */
826 addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
827 if (denali->revision < 0x0501)
828 addr_2_data_mask >>= 1;
829
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900830 addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900831 addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
832
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900833 tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900834 tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
835 tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900836 iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900837
838 /* tREH, tWH -> RDWR_EN_HI_CNT */
839 rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900840 t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900841 rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
842
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900843 tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900844 tmp &= ~RDWR_EN_HI_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900845 tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900846 iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900847
848 /* tRP, tWP -> RDWR_EN_LO_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900849 rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900850 rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900851 t_x);
852 rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900853 rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
854 rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
855
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900856 tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900857 tmp &= ~RDWR_EN_LO_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900858 tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900859 iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900860
861 /* tCS, tCEA -> CS_SETUP_CNT */
Masahiro Yamada1dfac312018-06-23 01:06:38 +0900862 cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
863 (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900864 0);
865 cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
866
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900867 tmp = ioread32(denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900868 tmp &= ~CS_SETUP_CNT__VALUE;
Masahiro Yamada8e4cbf72017-09-22 12:46:44 +0900869 tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900870 iowrite32(tmp, denali->reg + CS_SETUP_CNT);
Masahiro Yamada1bb88662017-06-13 22:45:37 +0900871
872 return 0;
873}
Jason Robertsce082592010-05-13 15:57:33 +0100874
Jason Robertsce082592010-05-13 15:57:33 +0100875static void denali_hw_init(struct denali_nand_info *denali)
876{
Masahiro Yamada43914a22014-09-09 11:01:51 +0900877 /*
Masahiro Yamadae7beeee2017-03-30 15:45:57 +0900878 * The REVISION register may not be reliable. Platforms are allowed to
879 * override it.
880 */
881 if (!denali->revision)
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900882 denali->revision = swab16(ioread32(denali->reg + REVISION));
Masahiro Yamadae7beeee2017-03-30 15:45:57 +0900883
884 /*
Masahiro Yamada0d55c662018-09-28 13:16:01 +0900885 * Set how many bytes should be skipped before writing data in OOB.
886 * If a non-zero value has already been set (by firmware or something),
887 * just use it. Otherwise, set the driver default.
Masahiro Yamada43914a22014-09-09 11:01:51 +0900888 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900889 denali->oob_skip_bytes = ioread32(denali->reg + SPARE_AREA_SKIP_BYTES);
Masahiro Yamada0d55c662018-09-28 13:16:01 +0900890 if (!denali->oob_skip_bytes) {
891 denali->oob_skip_bytes = DENALI_DEFAULT_OOB_SKIP_BYTES;
892 iowrite32(denali->oob_skip_bytes,
893 denali->reg + SPARE_AREA_SKIP_BYTES);
894 }
895
Masahiro Yamada3ac6c712017-09-22 12:46:39 +0900896 denali_detect_max_banks(denali);
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900897 iowrite32(0, denali->reg + TRANSFER_SPARE_REG);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900898 iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
899 iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
Masahiro Yamada0e604fc2019-04-02 13:03:02 +0900900 iowrite32(ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900901 iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
Jason Robertsce082592010-05-13 15:57:33 +0100902}
903
Masahiro Yamada7de117f2017-06-07 20:52:12 +0900904int denali_calc_ecc_bytes(int step_size, int strength)
905{
906 /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
907 return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
908}
909EXPORT_SYMBOL(denali_calc_ecc_bytes);
910
Boris Brezillon14fad622016-02-03 20:00:11 +0100911static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
912 struct mtd_oob_region *oobregion)
913{
914 struct denali_nand_info *denali = mtd_to_denali(mtd);
915 struct nand_chip *chip = mtd_to_nand(mtd);
916
917 if (section)
918 return -ERANGE;
919
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900920 oobregion->offset = denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +0100921 oobregion->length = chip->ecc.total;
922
923 return 0;
924}
925
926static int denali_ooblayout_free(struct mtd_info *mtd, int section,
927 struct mtd_oob_region *oobregion)
928{
929 struct denali_nand_info *denali = mtd_to_denali(mtd);
930 struct nand_chip *chip = mtd_to_nand(mtd);
931
932 if (section)
933 return -ERANGE;
934
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900935 oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
Boris Brezillon14fad622016-02-03 20:00:11 +0100936 oobregion->length = mtd->oobsize - oobregion->offset;
937
938 return 0;
939}
940
941static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
942 .ecc = denali_ooblayout_ecc,
943 .free = denali_ooblayout_free,
Jason Robertsce082592010-05-13 15:57:33 +0100944};
945
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900946static int denali_multidev_fixup(struct nand_chip *chip)
Masahiro Yamada6da27b42017-03-23 05:07:20 +0900947{
Masahiro Yamada750f69b2019-04-02 13:03:01 +0900948 struct denali_nand_info *denali = to_denali(chip);
Masahiro Yamada6da27b42017-03-23 05:07:20 +0900949 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon629a4422018-10-25 17:10:37 +0200950 struct nand_memory_organization *memorg;
951
952 memorg = nanddev_get_memorg(&chip->base);
Masahiro Yamada6da27b42017-03-23 05:07:20 +0900953
954 /*
955 * Support for multi device:
956 * When the IP configuration is x16 capable and two x8 chips are
957 * connected in parallel, DEVICES_CONNECTED should be set to 2.
958 * In this case, the core framework knows nothing about this fact,
959 * so we should tell it the _logical_ pagesize and anything necessary.
960 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900961 denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
Masahiro Yamada6da27b42017-03-23 05:07:20 +0900962
Masahiro Yamadacc5d8032017-03-23 05:07:22 +0900963 /*
964 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
965 * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
966 */
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900967 if (denali->devs_per_cs == 0) {
968 denali->devs_per_cs = 1;
969 iowrite32(1, denali->reg + DEVICES_CONNECTED);
Masahiro Yamadacc5d8032017-03-23 05:07:22 +0900970 }
971
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900972 if (denali->devs_per_cs == 1)
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900973 return 0;
974
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900975 if (denali->devs_per_cs != 2) {
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900976 dev_err(denali->dev, "unsupported number of devices %d\n",
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900977 denali->devs_per_cs);
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900978 return -EINVAL;
979 }
980
981 /* 2 chips in parallel */
Boris Brezillon629a4422018-10-25 17:10:37 +0200982 memorg->pagesize <<= 1;
983 memorg->oobsize <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900984 mtd->size <<= 1;
985 mtd->erasesize <<= 1;
986 mtd->writesize <<= 1;
987 mtd->oobsize <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900988 chip->page_shift += 1;
989 chip->phys_erase_shift += 1;
990 chip->bbt_erase_shift += 1;
991 chip->chip_shift += 1;
992 chip->pagemask <<= 1;
993 chip->ecc.size <<= 1;
994 chip->ecc.bytes <<= 1;
995 chip->ecc.strength <<= 1;
Masahiro Yamada0d3a9662017-06-16 14:36:39 +0900996 denali->oob_skip_bytes <<= 1;
Masahiro Yamadae93c1642017-03-23 05:07:21 +0900997
998 return 0;
Masahiro Yamada6da27b42017-03-23 05:07:20 +0900999}
1000
Miquel Raynald03af162018-07-20 17:14:56 +02001001static int denali_attach_chip(struct nand_chip *chip)
1002{
1003 struct mtd_info *mtd = nand_to_mtd(chip);
1004 struct denali_nand_info *denali = mtd_to_denali(mtd);
1005 int ret;
1006
1007 if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1008 denali->dma_avail = 1;
1009
1010 if (denali->dma_avail) {
1011 int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1012
1013 ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1014 if (ret) {
1015 dev_info(denali->dev,
1016 "Failed to set DMA mask. Disabling DMA.\n");
1017 denali->dma_avail = 0;
1018 }
1019 }
1020
1021 if (denali->dma_avail) {
1022 chip->options |= NAND_USE_BOUNCE_BUFFER;
1023 chip->buf_align = 16;
1024 if (denali->caps & DENALI_CAP_DMA_64BIT)
1025 denali->setup_dma = denali_setup_dma64;
1026 else
1027 denali->setup_dma = denali_setup_dma32;
1028 }
1029
1030 chip->bbt_options |= NAND_BBT_USE_FLASH;
1031 chip->bbt_options |= NAND_BBT_NO_OOB;
1032 chip->ecc.mode = NAND_ECC_HW_SYNDROME;
1033 chip->options |= NAND_NO_SUBPAGE_WRITE;
1034
1035 ret = nand_ecc_choose_conf(chip, denali->ecc_caps,
1036 mtd->oobsize - denali->oob_skip_bytes);
1037 if (ret) {
1038 dev_err(denali->dev, "Failed to setup ECC settings.\n");
1039 return ret;
1040 }
1041
1042 dev_dbg(denali->dev,
1043 "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1044 chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1045
1046 iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1047 FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1048 denali->reg + ECC_CORRECTION);
1049 iowrite32(mtd->erasesize / mtd->writesize,
1050 denali->reg + PAGES_PER_BLOCK);
1051 iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1052 denali->reg + DEVICE_WIDTH);
1053 iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1054 denali->reg + TWO_ROW_ADDR_CYCLES);
1055 iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1056 iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1057
1058 iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1059 iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1060 /* chip->ecc.steps is set by nand_scan_tail(); not available here */
1061 iowrite32(mtd->writesize / chip->ecc.size,
1062 denali->reg + CFG_NUM_DATA_BLOCKS);
1063
1064 mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1065
Miquel Raynald03af162018-07-20 17:14:56 +02001066 chip->ecc.read_page = denali_read_page;
1067 chip->ecc.read_page_raw = denali_read_page_raw;
1068 chip->ecc.write_page = denali_write_page;
1069 chip->ecc.write_page_raw = denali_write_page_raw;
1070 chip->ecc.read_oob = denali_read_oob;
1071 chip->ecc.write_oob = denali_write_oob;
Miquel Raynald03af162018-07-20 17:14:56 +02001072
Masahiro Yamada750f69b2019-04-02 13:03:01 +09001073 ret = denali_multidev_fixup(chip);
Miquel Raynald03af162018-07-20 17:14:56 +02001074 if (ret)
1075 return ret;
1076
Miquel Raynald03af162018-07-20 17:14:56 +02001077 return 0;
1078}
1079
Masahiro Yamadaf5541142019-04-02 13:03:04 +09001080static void denali_exec_in8(struct denali_nand_info *denali, u32 type,
1081 u8 *buf, unsigned int len)
1082{
1083 int i;
1084
1085 for (i = 0; i < len; i++)
1086 buf[i] = denali->host_read(denali, type | DENALI_BANK(denali));
1087}
1088
1089static void denali_exec_in16(struct denali_nand_info *denali, u32 type,
1090 u8 *buf, unsigned int len)
1091{
1092 u32 data;
1093 int i;
1094
1095 for (i = 0; i < len; i += 2) {
1096 data = denali->host_read(denali, type | DENALI_BANK(denali));
1097 /* bit 31:24 and 15:8 are used for DDR */
1098 buf[i] = data;
1099 buf[i + 1] = data >> 16;
1100 }
1101}
1102
1103static void denali_exec_in(struct denali_nand_info *denali, u32 type,
1104 u8 *buf, unsigned int len, bool width16)
1105{
1106 if (width16)
1107 denali_exec_in16(denali, type, buf, len);
1108 else
1109 denali_exec_in8(denali, type, buf, len);
1110}
1111
1112static void denali_exec_out8(struct denali_nand_info *denali, u32 type,
1113 const u8 *buf, unsigned int len)
1114{
1115 int i;
1116
1117 for (i = 0; i < len; i++)
1118 denali->host_write(denali, type | DENALI_BANK(denali), buf[i]);
1119}
1120
1121static void denali_exec_out16(struct denali_nand_info *denali, u32 type,
1122 const u8 *buf, unsigned int len)
1123{
1124 int i;
1125
1126 for (i = 0; i < len; i += 2)
1127 denali->host_write(denali, type | DENALI_BANK(denali),
1128 buf[i + 1] << 16 | buf[i]);
1129}
1130
1131static void denali_exec_out(struct denali_nand_info *denali, u32 type,
1132 const u8 *buf, unsigned int len, bool width16)
1133{
1134 if (width16)
1135 denali_exec_out16(denali, type, buf, len);
1136 else
1137 denali_exec_out8(denali, type, buf, len);
1138}
1139
1140static int denali_exec_waitrdy(struct denali_nand_info *denali)
1141{
1142 u32 irq_stat;
1143
1144 /* R/B# pin transitioned from low to high? */
1145 irq_stat = denali_wait_for_irq(denali, INTR__INT_ACT);
1146
1147 /* Just in case nand_operation has multiple NAND_OP_WAITRDY_INSTR. */
1148 denali_reset_irq(denali);
1149
1150 return irq_stat & INTR__INT_ACT ? 0 : -EIO;
1151}
1152
1153static int denali_exec_instr(struct nand_chip *chip,
1154 const struct nand_op_instr *instr)
1155{
1156 struct denali_nand_info *denali = to_denali(chip);
1157
1158 switch (instr->type) {
1159 case NAND_OP_CMD_INSTR:
1160 denali_exec_out8(denali, DENALI_MAP11_CMD,
1161 &instr->ctx.cmd.opcode, 1);
1162 return 0;
1163 case NAND_OP_ADDR_INSTR:
1164 denali_exec_out8(denali, DENALI_MAP11_ADDR,
1165 instr->ctx.addr.addrs,
1166 instr->ctx.addr.naddrs);
1167 return 0;
1168 case NAND_OP_DATA_IN_INSTR:
1169 denali_exec_in(denali, DENALI_MAP11_DATA,
1170 instr->ctx.data.buf.in,
1171 instr->ctx.data.len,
1172 !instr->ctx.data.force_8bit &&
1173 chip->options & NAND_BUSWIDTH_16);
1174 return 0;
1175 case NAND_OP_DATA_OUT_INSTR:
1176 denali_exec_out(denali, DENALI_MAP11_DATA,
1177 instr->ctx.data.buf.out,
1178 instr->ctx.data.len,
1179 !instr->ctx.data.force_8bit &&
1180 chip->options & NAND_BUSWIDTH_16);
1181 return 0;
1182 case NAND_OP_WAITRDY_INSTR:
1183 return denali_exec_waitrdy(denali);
1184 default:
1185 WARN_ONCE(1, "unsupported NAND instruction type: %d\n",
1186 instr->type);
1187
1188 return -EINVAL;
1189 }
1190}
1191
1192static int denali_exec_op(struct nand_chip *chip,
1193 const struct nand_operation *op, bool check_only)
1194{
1195 int i, ret;
1196
1197 if (check_only)
1198 return 0;
1199
1200 denali_select_target(chip, op->cs);
1201
1202 /*
1203 * Some commands contain NAND_OP_WAITRDY_INSTR.
1204 * irq must be cleared here to catch the R/B# interrupt there.
1205 */
1206 denali_reset_irq(to_denali(chip));
1207
1208 for (i = 0; i < op->ninstrs; i++) {
1209 ret = denali_exec_instr(chip, &op->instrs[i]);
1210 if (ret)
1211 return ret;
1212 }
1213
1214 return 0;
1215}
1216
Miquel Raynald03af162018-07-20 17:14:56 +02001217static const struct nand_controller_ops denali_controller_ops = {
1218 .attach_chip = denali_attach_chip,
Masahiro Yamadaf5541142019-04-02 13:03:04 +09001219 .exec_op = denali_exec_op,
Boris Brezillon7a08dba2018-11-11 08:55:24 +01001220 .setup_data_interface = denali_setup_data_interface,
Miquel Raynald03af162018-07-20 17:14:56 +02001221};
1222
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001223int denali_init(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001224{
Masahiro Yamada1394a722017-03-23 05:07:17 +09001225 struct nand_chip *chip = &denali->nand;
1226 struct mtd_info *mtd = nand_to_mtd(chip);
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001227 u32 features = ioread32(denali->reg + FEATURES);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001228 int ret;
Jason Robertsce082592010-05-13 15:57:33 +01001229
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001230 mtd->dev.parent = denali->dev;
Jason Robertsce082592010-05-13 15:57:33 +01001231 denali_hw_init(denali);
Masahiro Yamada8582a032017-09-22 12:46:45 +09001232
1233 init_completion(&denali->complete);
1234 spin_lock_init(&denali->irq_lock);
Jason Robertsce082592010-05-13 15:57:33 +01001235
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001236 denali_clear_irq_all(denali);
1237
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001238 ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1239 IRQF_SHARED, DENALI_NAND_NAME, denali);
1240 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001241 dev_err(denali->dev, "Unable to request IRQ\n");
Masahiro Yamada7ebb8d02016-11-09 13:35:27 +09001242 return ret;
Jason Robertsce082592010-05-13 15:57:33 +01001243 }
1244
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001245 denali_enable_irq(denali);
Masahiro Yamadad49f5792017-06-13 22:45:41 +09001246
Masahiro Yamada0d3a9662017-06-16 14:36:39 +09001247 denali->active_bank = DENALI_INVALID_BANK;
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001248
Masahiro Yamada63757d42017-03-23 05:07:18 +09001249 nand_set_flash_node(chip, denali->dev->of_node);
Masahiro Yamada8aabdf32017-03-30 15:45:48 +09001250 /* Fallback to the default name if DT did not give "label" property */
1251 if (!mtd->name)
1252 mtd->name = "denali-nand";
Jason Robertsce082592010-05-13 15:57:33 +01001253
Masahiro Yamada29c4dd92017-09-22 12:46:48 +09001254 if (features & FEATURES__INDEX_ADDR) {
1255 denali->host_read = denali_indexed_read;
1256 denali->host_write = denali_indexed_write;
1257 } else {
1258 denali->host_read = denali_direct_read;
1259 denali->host_write = denali_direct_write;
1260 }
1261
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001262 /* clk rate info is needed for setup_data_interface */
Masahiro Yamadad311e0c2019-01-18 14:30:38 +09001263 if (!denali->clk_rate || !denali->clk_x_rate)
Boris Brezillon7a08dba2018-11-11 08:55:24 +01001264 chip->options |= NAND_KEEP_TIMINGS;
Masahiro Yamada1bb88662017-06-13 22:45:37 +09001265
Boris Brezillon7b6a9b22018-11-20 10:02:39 +01001266 chip->legacy.dummy_controller.ops = &denali_controller_ops;
Boris Brezillon00ad3782018-09-06 14:05:14 +02001267 ret = nand_scan(chip, denali->max_banks);
Masahiro Yamadaa227d4e2016-11-09 13:35:28 +09001268 if (ret)
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001269 goto disable_irq;
Chuanxiao5bac3acf2010-08-05 23:06:04 +08001270
Boris BREZILLON442f201b2015-12-11 15:06:00 +01001271 ret = mtd_device_register(mtd, NULL, 0);
Jason Robertsce082592010-05-13 15:57:33 +01001272 if (ret) {
Masahiro Yamada789ccf12016-11-09 13:35:24 +09001273 dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001274 goto cleanup_nand;
Jason Robertsce082592010-05-13 15:57:33 +01001275 }
Miquel Raynald03af162018-07-20 17:14:56 +02001276
Jason Robertsce082592010-05-13 15:57:33 +01001277 return 0;
1278
Miquel Raynal4e5d1d92018-03-21 14:01:45 +01001279cleanup_nand:
1280 nand_cleanup(chip);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001281disable_irq:
1282 denali_disable_irq(denali);
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001283
Jason Robertsce082592010-05-13 15:57:33 +01001284 return ret;
1285}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001286EXPORT_SYMBOL(denali_init);
Jason Robertsce082592010-05-13 15:57:33 +01001287
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001288void denali_remove(struct denali_nand_info *denali)
Jason Robertsce082592010-05-13 15:57:33 +01001289{
Boris Brezillon59ac2762018-09-06 14:05:15 +02001290 nand_release(&denali->nand);
Masahiro Yamadac19e31d2017-06-13 22:45:38 +09001291 denali_disable_irq(denali);
Jason Robertsce082592010-05-13 15:57:33 +01001292}
Dinh Nguyen2a0a2882012-09-27 10:58:05 -06001293EXPORT_SYMBOL(denali_remove);
Masahiro Yamadaf1bf52e2018-08-20 12:26:36 +09001294
1295MODULE_DESCRIPTION("Driver core for Denali NAND controller");
1296MODULE_AUTHOR("Intel Corporation and its suppliers");
1297MODULE_LICENSE("GPL v2");